参数资料
型号: ISL5239
厂商: Intersil Corporation
英文描述: Pre-Distortion Linearizer
中文描述: 预失真线性化电路
文件页数: 14/31页
文件大小: 653K
代理商: ISL5239
14
Read Access to the Capture Memory
1. Perform a direct write to control word 0x04 by setting up
the address on A<5:0>, data on P<15:0>, and generating
a rising edge on WR. 0x04 selects the auto increment
mode and the input or feedback memories.
2. Perform a direct read of 0x0c by dropping the RD line low
to transfer data from the slave register selected by
A<5:0> onto the data bus P<15:0>.
3. Perform a direct read of control word 0x0d by dropping the
RD line low to transfer data from the slave register
selected by A<5:0> onto the data bus P<15:0>. Reading
from this control word performs the auto increment, if
enabled.
Correction Filter Read/Write Procedure
Write Access to the Correction Filter Coefficients
1. Perform a direct write to control word 0x28 by setting up
the address on A<5:0>, data on P<15:0>, and generating
a rising edge on WR. 0x28 selects the auto increment
mode.
2. Perform a direct write to control word 0x29 by setting up
the address on A<5:0>, data on P<15:0>, and generating
a rising edge on WR. 0x29 selects the coefficient address
for I or Q.
3. Perform a direct write to control word 0x2a by setting up
the address on A<5:0>, data on P<15:0>, and generating
a rising edge on WR.
4. Repeat step 3 until all 13 coefficients for I and for Q have
been loaded as the master registers are transferred to the
slaves when the last Q coefficient is written.
Read Access to the Correction Filter Coefficients
1. Perform a direct write to control word 0x028 by setting up
the address on A<5:0>, data on P<15:0>, and generating
a rising edge on WR. 0x28 selects the auto increment
mode.
2. Perform a direct write to control word 0x029 by setting up
the address on A<5:0>, data on P<15:0>, and generating
a rising edge on WR.
3. Perform a direct read of 0x2a by dropping the RD line low
to transfer data from the slave register selected by
A<5:0> onto the data bus P<15:0>.
Latency
To be provided later.
Reset
There are three types of chip resets.
RESET pin
A hard reset can occur by asserting the input pin RESET
which resets all chip registers to their default condition, and
resets the uP interface.
Software Hard Reset
The
μ
P can issue a reset command through the global
control register 0x00, bit 4. This reset is identical to asserting
the RESET pin, except the control fields 0x00 and 0x01 are
not affected, and the uP interface is not reset.
Software Soft Reset
The uP can issue a reset command through the global
control register 0x00, bit 0, which is identical to a Software
hard reset, but none of the control registers are reset. A soft
reset leaves the device in an idle state.
JTAG Test
The IEEE 1149.1 Joint Test Action Group boundary scan
standard operational codes shown in Table 9 are supported.
A separate application note is available with implementation
details and the BSDL file is available.
Power-up Sequencing
The ISL5239 core and I/O blocks are isolated by structures
which may become forward biased if the supply voltages are
not at specified levels. During the power-up and power-down
operations, differences in the starting point and ramp rates of
the two supplies may cause current to flow in the isolation
structures which, when prolonged and excessive, can
reduce the usable life of the device. In general, the most
preferred case would be to power-up or down the core and
I/O structures simultaneously. However, it is also safe to
power-up the core prior to the I/O block if simultaneous
application of the supplies is not possible. In this case, the
I/O voltage should be applied within 10 ms to 100 ms
nominally to preserve component reliability. Bringing the
core and I/O supplies to their respective regulation levels in
a maximum time frame of a 100 ms, moderates the stresses
placed on both, the power supply and the ISL5239. When
powering down, simultaneous removal is preferred, but It is
also safe to remove the I/O supply prior to the core supply. If
the core power is removed first, the I/O supply should also
be removed within 10-100mS.
Application Notes and Evaluation Boards
The ISL5239 operation can be demonstrated via the
ISL5239EVAL1 board. All required hardware and Windows
GUI software are supplied with both a user’s manual and
accompanying applications notes.
TABLE 1. JTAG OP CODES SUPPORTED
INSTRUCTION
OP CODE
EXTEST
0000
IDCODE
0001
SAMPLE/PRELOAD
0010
INTEST
0011
BYPASS
1111
ISL5239
相关PDF资料
PDF描述
ISL5239KI Pre-Distortion Linearizer
ISL5239KIZ Pre-Distortion Linearizer
ISL5416 Four-Channel Wideband Programmable DownConverter
ISL5416EVAL Four-Channel Wideband Programmable DownConverter
ISL5416KI Four-Channel Wideband Programmable DownConverter
相关代理商/技术参数
参数描述
ISL5239EVAL1 功能描述:EVALUATION BOARD FOR ISL5239 RoHS:是 类别:RF/IF 和 RFID >> RF 评估和开发套件,板 系列:- 标准包装:1 系列:- 类型:GPS 接收器 频率:1575MHz 适用于相关产品:- 已供物品:模块 其它名称:SER3796
ISL5239KI 功能描述:音频 DSP PA LINEARIZER IND TEMP 1 0MM PITCH RoHS:否 制造商:Texas Instruments 工作电源电压: 电源电流: 工作温度范围: 安装风格: 封装 / 箱体: 封装:Tube
ISL5239KIZ 功能描述:音频 DSP PA LINEARIZER IND 0MM PITCH BGA PACKAG RoHS:否 制造商:Texas Instruments 工作电源电压: 电源电流: 工作温度范围: 安装风格: 封装 / 箱体: 封装:Tube
ISL5314 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:Direct Digital Synthesizer
ISL5314_05 制造商:INTERSIL 制造商全称:Intersil Corporation 功能描述:Direct Digital Synthesizer