参数资料
型号: ISL6532CCR
厂商: Intersil
文件页数: 7/16页
文件大小: 0K
描述: IC REG/CTRLR ACPI DUAL DDR 28QFN
标准包装: 50
应用: 存储器,DDR/DDR2 稳压器
电流 - 电源: 5.25mA
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 28-VQFN 裸露焊盘
供应商设备封装: 28-QFN(6x6)
包装: 管件
ISL6532C
I PEAK = -------------------------------------------------
C SS > ------------------------------------------------
Functional Pin Description
5VSBY (Pin 2)
5VSBY is the bias supply of the ISL6532C. It is typically
connected to the 5V standby rail of an ATX power supply.
During S4/S5 sleep states the ISL6532C enters a reduced
power mode and draws less than 1mA (I CC_S5 ) from the
5VSBY supply. The supply to 5VSBY should be locally
bypassed using a 0.1 μ F capacitor.
P12V (Pin 25)
P12V provides the gate drive to the switching MOSFETs of
the PWM power stage. The V TT regulation circuit and the
Linear Driver are also powered by P12V. P12V is not
required except during S0/S1/S2 operation. P12V is typically
connected to the +12V rail of an ATX power supply.
5VSBY (Pin 11)
This pin provides the V DDQ output power during S3 sleep
state. The regulator is capable of providing standby V DDQ
power from either the 5VSBY or 3.3VSBY rail. It is
recommended that the 5VSBY rail be used as the output
current handling capability of the standby LDO is higher than
with the 3.3VSBY rail.
GND, GNDA, GNDP, GNDQ (Pins 1, 3, 4, 17, 29)
The GND terminals of the ISL6532C provide the return path
for the V TT LDO, standby LDO and switching MOSFET gate
drivers. High ground currents are conducted directly through
the exposed paddle of the QFN package which must be
electrically connected to the ground plane through a path as
low in inductance as possible. GNDA is the Analog ground
pin, GNDQ is the return for the VTT regulator and GNDP is
the return for the upper and lower gate drives.
UGATE (Pin 26)
UGATE drives the upper (control) FET of the V DDQ
synchronous buck switching regulator. UGATE is driven
between GND and P12V.
LGATE (Pin 27)
LGATE drives the lower (synchronous) FET of the V DDQ
synchronous buck switching regulator. LGATE is driven
between GND and P12V.
FB (Pin 15) and COMP (Pin 16)
The V DDQ switching regulator employs a single voltage
control loop. FB is the negative input to the voltage loop error
amplifier. The positive input of the error amplifier is
connected to a precision 0.8V reference and the output of
the error amplifier is connected to the COMP pin. The V DDQ
output voltage is set by an external resistor divider
connected to FB. With a properly selected divider, V DDQ can
be set to any voltage between the power rail (reduced by
converter losses) and the 0.8V reference. Loop
compensation is achieved by connecting an AC network
across COMP and FB.
7
The FB pin is also monitored for under and over-voltage
events.
PHASE (Pin 20)
Connect this pin to the upper MOSFET’s source. This pin is
used to monitor the voltage drop across the upper MOSFET
for over-current protection.
OCSET (Pin 12)
Connect a resistor (R OCSET ) from this pin to the drain of the
upper MOSFET. R OCSET , an internal 20 μ A current source
(I OCSET ), and the upper MOSFET on-resistance (r DS(ON) )
set the converter over-current (OC) trip point according to
the following equation:
I OCSET xR OCSET
r DS ( ON )
An over-current trip cycles the soft-start function.
VDDQ (Pins 7, 8, 9)
The VDDQ pins should be connected externally together to
the regulated V DDQ output. During S0/S1 states, the VDDQ
pins serve as inputs to the V TT regulator and to the V TT
Reference precision divider. During S3 state, the VDDQ pins
serve as an output from the integrated standby LDO.
VTT (Pins 5, 6)
The VTT pins should be connect externally together. During
S0/S1 states, the VTT pins serve as the outputs of the V TT
linear regulator. During S3 state, the V TT regulator is
disabled.
VTTSNS (Pin 10)
VTTSNS is used as the feedback for control of the V TT linear
regulator. Connect this pin to the V TT output at the physical
point of desired regulation.
VREF_OUT (Pin 13)
VREF_OUT is a buffered version of V TT and also acts as the
reference voltage for the V TT linear regulator. It is
recommended that a minimum capacitance of 0.1 μ F is
connected between V DDQ and VREF_OUT and also
between VREF_OUT and ground for proper operation.
VREF_IN (Pin 14)
A capacitor, C SS , connected between VREF_IN and ground
is required. This capacitor and the parallel combination of
the Upper and Lower Divider Impedance (R U ||R L ), sets the
time constant for the start up ramp when transitioning from
S3 to S0/S1/S2.
The minimum value for C SS can be found through the
following equation:
C VTTOUT ? V DDQ
10 ? 2A ? R U || R L
The calculated capacitance, C SS , will charge the output
capacitor bank on the V TT rail in a controlled manner without
reaching the current limit of the V TT LDO.
相关PDF资料
PDF描述
RCC10DRXI-S734 CONN EDGECARD 20POS DIP .100 SLD
GCC22DRES-S13 CONN EDGECARD 44POS .100 EXTEND
GEC18DRXN-S734 CONN EDGECARD 36POS DIP .100 SLD
RCE05DHHN CONN EDGECARD 10POS DIP 1MM SLD
EVAL-ADCMP552BRQZ BOARD EVALUATION ADCMP552BRQZ
相关代理商/技术参数
参数描述
ISL6532CCR-T 功能描述:IC REG/CTRLR ACPI DUAL DDR 28QFN RoHS:否 类别:集成电路 (IC) >> PMIC - 电源管理 - 专用 系列:- 应用说明:Ultrasound Imaging Systems Application Note 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:37 系列:- 应用:医疗用超声波成像,声纳 电流 - 电源:- 电源电压:2.37 V ~ 6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:56-WFQFN 裸露焊盘 供应商设备封装:56-TQFN-EP(8x8) 包装:管件
ISL6532CCRZ 功能描述:IC REG/CTRLR ACPI DUAL DDR 28QFN RoHS:是 类别:集成电路 (IC) >> PMIC - 电源管理 - 专用 系列:- 应用说明:Ultrasound Imaging Systems Application Note 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:37 系列:- 应用:医疗用超声波成像,声纳 电流 - 电源:- 电源电压:2.37 V ~ 6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:56-WFQFN 裸露焊盘 供应商设备封装:56-TQFN-EP(8x8) 包装:管件
ISL6532CCRZ-T 功能描述:IC REG/CTRLR ACPI DUAL DDR 28QFN RoHS:是 类别:集成电路 (IC) >> PMIC - 电源管理 - 专用 系列:- 应用说明:Ultrasound Imaging Systems Application Note 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:37 系列:- 应用:医疗用超声波成像,声纳 电流 - 电源:- 电源电压:2.37 V ~ 6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:56-WFQFN 裸露焊盘 供应商设备封装:56-TQFN-EP(8x8) 包装:管件
ISL6532CR 功能描述:IC REG/CTRLR ACPI DUAL DDR 20QFN RoHS:否 类别:集成电路 (IC) >> PMIC - 电源管理 - 专用 系列:- 应用说明:Ultrasound Imaging Systems Application Note 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:37 系列:- 应用:医疗用超声波成像,声纳 电流 - 电源:- 电源电压:2.37 V ~ 6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:56-WFQFN 裸露焊盘 供应商设备封装:56-TQFN-EP(8x8) 包装:管件
ISL6532CR-T 功能描述:IC REG/CTRLR ACPI DUAL DDR 20QFN RoHS:否 类别:集成电路 (IC) >> PMIC - 电源管理 - 专用 系列:- 应用说明:Ultrasound Imaging Systems Application Note 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:37 系列:- 应用:医疗用超声波成像,声纳 电流 - 电源:- 电源电压:2.37 V ~ 6 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:56-WFQFN 裸露焊盘 供应商设备封装:56-TQFN-EP(8x8) 包装:管件