参数资料
型号: ISL6551IR-T
厂商: Intersil
文件页数: 14/26页
文件大小: 0K
描述: IC REG CTRLR FLYBACK PWM 28-QFN
标准包装: 4,000
PWM 型: 电流模式
输出数: 6
频率 - 最大: 1MHz
占空比: 50%
电源电压: 10.8 V ~ 13.2 V
降压:
升压:
回扫:
反相:
倍增器:
除法器:
Cuk:
隔离:
工作温度: 0°C ~ 85°C
封装/外壳: 28-VQFN 裸露焊盘
包装: 带卷 (TR)
ISL6551
? Ramp Adjust (R_RA, ISENSE)
- The ramp adjust block adds an offset component
(200mV) and a slope adjust component to the ISENSE
signal before processing it at the PWM Logic block, as
shown in Figure 9. This ensures that the ramp voltage is
always higher than the OAGS (ground sensing opamp)
minimum voltage to achieve a “zero” state.
- It is critical that the input signal to ISENSE decays to
zero prior to or during the clock dead time. The level-
shifting and capacitive summing circuits in the RAMP
ADJUST block are reset during the dead time. Any input
signal transitions that occur after the rising edge of CLK
and prior to the rising edge of RESDLY can cause
severe errors in the signal reaching the PWM
comparator.
- Typical ramp values are hundreds of mV over the period
on a 3V full scale current. Too much ramp makes the
controller look like a voltage mode PWM, and too little
ramp leads to noise issues (jitter). The amount of ramp
(Vramp), as shown in Figure 9, is programmed with the
R_RA resistor and can be calculated with Equation 10.
synchronous rectifiers. When using these drive
schemes, the user should understand the issues that
might occur in his/her applications, especially the
impacts on current share operation and light load
operation. Refer to application note AN1002 for more
details.
- External high current drivers controlled by the
synchronous signals are required to drive the
synchronous rectifiers. A pulse transformer is required
to pass the drive signals to the secondary side if the IC
is used in a primary control system.
? Share Support (SHARE, CS_COMP)
- The unit with the highest reference is the master. Other
units, as slaves, adjust their references via a source
resistor to match the master reference sharing the load
current. The source resistor is typically 1k ? connecting
the EANI pin and the OUTPUT REFERENCE (external
reference or BGREF), as shown in Figure 10. The share
bus represents a 30k ? resistive load per unit, up to 10
units.
- The output (ADJ) of “Operational Transconductance
V ramp = BGREF x dt /(R_RA x 500E-12) (V)
(EQ. 10)
Amplifier (OTA)” can only pull high and it is floating while
in master mode. This ensures that no current is sourced
where dt = Duty Cycle / Fsw - t LEB (s). Duty cycle is
discussed in detail in application note AN1002.
- The voltage representation of the current flowing
through the power train at ISENSE pin is normally
scaled such that the desired peak current is less than or
equal to Vclamp-200mV-Vramp, where the clamping
voltage is set at the CSS pin.
? SYNC Outputs (SYNC1, SYNC2)
- SYNC1 and SYNC2 are the gate control signals for the
output synchronous rectifiers. They are biased by VDD
and are capable of driving capacitive loads up to 20pF
at 1MHz clock frequency (500kHz switching frequency).
These outputs are turned off sooner than the turn-off at
UPPER1 and UPPER2 by the clock dead time, DT.
to the OUTPUT REFERENCE when the IC is working
by itself.
- The slave units attempt to drive their error amplifier
voltage to be within a pre-determined offset (30mV
typical) of the master error voltage (the share bus). The
current-share error is nominally (30mV/EAO)*100%
assuming no other source of error. With a 2.5V full load
error amp voltage, the current-share error at full load
would be -1.2% (slaves relative to master).
- The bandwidth of the current sharing loop should be
much lower than that of the voltage loop to eliminate
noise pick-up and interactions between the voltage
regulation loop and the current loop. A 0.1 μ F capacitor
is recommended between CS_COMP and VSS pins to
achieve a low current sharing loop bandwidth (100Hz to
500Hz).
- Inverting both SYNC signals or both LOWER signals is
another possible way to control the drivers of the
CS_COMP
0.1 μ F
30mV
EAO
+
-
-
+
OTA
ADJ
EANI
(+)
1K
OUTPUT
REFERENCE
SHARE
30K
FIGURE 10. SIMPLIFIED CURRENT SHARE CIRCUIT
14
FN9066.5
January 3, 2006
相关PDF资料
PDF描述
ISL6552CR-T IC REG CTRLR BUCK PWM 20-QFN
ISL6553CB-T IC REG CTRLR BUCK PWM 16-SOIC
ISL6554CB-T IC PWM CORE VOLTAGE REG 20-SOIC
ISL6556ACR-T IC CTRLR MULTIPHASE VRM10 32-QFN
ISL6556BCR-T IC CTRLR MULTIPHASE VRM10 32-QFN
相关代理商/技术参数
参数描述
ISL6551IRZ 功能描述:IC REG CTRLR FLYBACK PWM 28-QFN RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 标准包装:4,000 系列:- PWM 型:电压模式 输出数:1 频率 - 最大:1.5MHz 占空比:66.7% 电源电压:4.75 V ~ 5.25 V 降压:是 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:无 工作温度:-40°C ~ 85°C 封装/外壳:40-VFQFN 裸露焊盘 包装:带卷 (TR)
ISL6552CB 功能描述:IC REG CTRLR BUCK PWM 20-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 标准包装:4,000 系列:- PWM 型:电压模式 输出数:1 频率 - 最大:1.5MHz 占空比:66.7% 电源电压:4.75 V ~ 5.25 V 降压:是 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:无 工作温度:-40°C ~ 85°C 封装/外壳:40-VFQFN 裸露焊盘 包装:带卷 (TR)
ISL6552CB-T 功能描述:IC REG CTRLR BUCK PWM 20-SOIC RoHS:否 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 标准包装:4,000 系列:- PWM 型:电压模式 输出数:1 频率 - 最大:1.5MHz 占空比:66.7% 电源电压:4.75 V ~ 5.25 V 降压:是 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:无 工作温度:-40°C ~ 85°C 封装/外壳:40-VFQFN 裸露焊盘 包装:带卷 (TR)
ISL6552CBZ 功能描述:IC REG CTRLR BUCK PWM 20-SOIC RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- PWM 型:电流模式 输出数:1 频率 - 最大:275kHz 占空比:50% 电源电压:18 V ~ 110 V 降压:无 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:是 工作温度:-40°C ~ 85°C 封装/外壳:8-SOIC(0.154",3.90mm 宽) 包装:带卷 (TR)
ISL6552CBZA 功能描述:IC REG CTRLR BUCK PWM 20-SOIC RoHS:是 类别:集成电路 (IC) >> PMIC - 稳压器 - DC DC 切换控制器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- PWM 型:电流模式 输出数:1 频率 - 最大:275kHz 占空比:50% 电源电压:18 V ~ 110 V 降压:无 升压:无 回扫:无 反相:无 倍增器:无 除法器:无 Cuk:无 隔离:是 工作温度:-40°C ~ 85°C 封装/外壳:8-SOIC(0.154",3.90mm 宽) 包装:带卷 (TR)