参数资料
型号: LM9823CCWM/NOPB
厂商: NATIONAL SEMICONDUCTOR CORP
元件分类: 模拟信号调理
英文描述: SPECIALTY ANALOG CIRCUIT, PDSO28
封装: 0.300 INCH, PLASTIC, SOIC-28
文件页数: 14/22页
文件大小: 238K
代理商: LM9823CCWM/NOPB
21
www.national.com
an inappropriate value when operating in the lower “divide by”
modes.
Valid CDSREF settings are:
9.7 PD (Power Down) Mode
A Power Down bit is provided to configure the LM9823 in a lower
power Standby mode. In this mode, typical power consumption is
reduced to less than 1% of normal operating power. The serial
interface is still active, but the majority of the analog and digital
circuitry is powered down.
10.0 LM9823 Basic Operation
The normal operational sequence when using the LM9823 is as
follows:
Immediately after applying power, all configuration registers are
reset to default settings. MCLK should be applied, and the appro-
priate values written to the registers using the procedure dis-
cussed in section
8.0 Serial Interface and Configuration Registers
on page 20 and detailed in Diagrams 10, 11 and 12. Once the
configuration registers are loaded, the timing control signals can
be applied at the proper rates for the mode of conversion desired.
MCLK is applied initially with VSMP and CLMP low. After at least
3 MCLKS, VSMP and CLMP signals can begin. The divide by
mode is determined by the ratio of MCLK to VSMP frequency as
described in section 10.2.
16-Bit conversion results are placed on the data output pins as
follows: The upper 8 bits are output first with bit 15 of the ADC on
D7 and bit 8 of the ADC on D0. The lower 8 bits are then output
with bit 7 of the ADC on D7 and bit 0 of the ADC on D0. The exact
timing and conversion latency of the output data is affected by the
settings of the DOE variable in the Sample Mode register, and the
divide by mode of operation. If DOE = 0 (recommended setting
for best performance), output data will change on the falling edge
of MCLK. If DOE = 1, output data is updated on the rising edge of
MCLK. See Diagrams 1 through 6 and Diagram 13 for more infor-
mation on data output timing.
10.1 CLMP Operation
The CLMP signal is used to engage the LM9823 internal clamp
circuits at the proper time during the CCD or CIS data output
cycle. If both CLMP and VSMP are high on a rising edge of
MCLK, then CLMP will be applied during the next pixel. The exact
timing of the internal Clamp signal is determined by the divide by
mode of operation and the setting of the SMPCL variable in the
Sample Mode register. If SMPCL = 0, then the Clamp is on for 1
MCLK before the reference is sampled. If SMPCL = 1 then the
clamp is on between the reference and the signal sample points.
Please see Diagram 8 and Diagram 9 for a graphic example of
this timing.
To clamp across multiple pixels in a row, CLMP can be set high
and remain there for the entire number of pixels to be clamped,
then returned to the low state for normal (signal) operation. This
may simplify the timing required to generate the CLMP signal.
10.2 MCLK and VSMP Timing
The relationship between VSMP and MCLK is used to determine
the 'divide by' mode that is presently being used with the part.
Valid 'divide by' settings are:
Color - /8, /6
Monochrome - /8, /6, /3, /2
When entering a new mode, it is important to provide consistent
MCLK/VSMP timing signals that meet the following condition.
When switching to a new 'divide by' mode, VSMP should be held
low for a minimum of 3 MCLK cycles, then valid timing according
to the datasheet diagrams for the particular mode should be
started. This ensures that all internal circuitry is properly synchro-
nized to the new conversion 'divide by' mode being used. If the
timing relationship between VSMP and MCLK is disturbed for any
reason, the same procedure should be used before restarting
operation in the chosen 'divide by' mode.
For example: To change from monochrome divide by 3 mode to
monochrome divide by 2 mode, VSMP should be held low for at
least 3 MCLK cycles, then VSMP can be brought high using
'divide by 2' timing. If VSMP is not low for at least 3 MCLKs, the
LM9823 may enter an unknown mode.
Diagram 6: Timing of Transitions between ‘Divide By’ Modes
“Divide By” Mode
Valid CDSREF
/8
00,01,10,11
/6
00,01,10,11
/3
00,01
/2
00
MCLK
VSMP
Divide by 3
Transition
Divide by 2
(
≥ 3 MCLK)
L
M
9
823
Applications Information (Continued)
相关PDF资料
PDF描述
LM9823CCWMX/NOPB SPECIALTY ANALOG CIRCUIT, PDSO28
LMX1602MDA PLL FREQUENCY SYNTHESIZER, 1100 MHz, UUC
LMX2305WG-MLSX PLL FREQUENCY SYNTHESIZER, 500 MHz, CDSO20
LMX2305WG-MPR PLL FREQUENCY SYNTHESIZER, 550 MHz, CDSO20
5962-9855003QXA PLL FREQUENCY SYNTHESIZER, 550 MHz, CDSO20
相关代理商/技术参数
参数描述
LM9823CCWMX 制造商:NSC 制造商全称:National Semiconductor 功能描述:LM9823 3 Channel 48-Bit Color Scanner Analog Front End
LM9830 制造商:NSC 制造商全称:National Semiconductor 功能描述:LM9830 36-Bit Color Document Scanner
LM9830VJD 功能描述:视频模拟/数字化转换器集成电路 RoHS:否 制造商:Texas Instruments 输入信号类型:Differential 转换器数量:1 ADC 输入端数量:4 转换速率:3 Gbps 分辨率:8 bit 结构: 输入电压:3.3 V 接口类型:SPI 信噪比: 电压参考: 电源电压-最大:3.45 V 电源电压-最小:3.15 V 最大功率耗散: 最大工作温度:+ 85 C 最小工作温度:- 40 C 封装 / 箱体:TCSP-48 封装:Reel
LM9830VJD/NOPB 功能描述:视频模拟/数字化转换器集成电路 RoHS:否 制造商:Texas Instruments 输入信号类型:Differential 转换器数量:1 ADC 输入端数量:4 转换速率:3 Gbps 分辨率:8 bit 结构: 输入电压:3.3 V 接口类型:SPI 信噪比: 电压参考: 电源电压-最大:3.45 V 电源电压-最小:3.15 V 最大功率耗散: 最大工作温度:+ 85 C 最小工作温度:- 40 C 封装 / 箱体:TCSP-48 封装:Reel
LM9830VJDX 制造商:NSC 制造商全称:National Semiconductor 功能描述:LM9830 36-Bit Color Document Scanner