参数资料
型号: MPC5125YVN200
厂商: FREESCALE SEMICONDUCTOR INC
元件分类: 微控制器/微处理器
英文描述: 32-BIT, FLASH, 200 MHz, MICROCONTROLLER, PBGA324
封装: 23 X 23 MM, 2.25 MM HEIGHT, 1 MM PITCH, ROHS COMPLIANT, PLASTIC, MS-034AJJ-1, TEPBGA-324
文件页数: 69/92页
文件大小: 640K
代理商: MPC5125YVN200
Electrical and Thermal Characteristics
MPC5125 Microcontroller Data Sheet, Rev. 3
Freescale Semiconductor
71
4.3.12
CAN
The CAN functions are available as TX pins at normal IO pads and as RX pins at the VBAT domain. There is no filter for the
wakeup dominant pulse. Any high-to-low edge can cause wakeup, if configured.
4.3.13
I2C
This section specifies the timing parameters of the inter-integrated circuit (I2C) interface. Refer to the I2C bus specification.
Table 37. I2C Input Timing Specifications — SCL and SDA
Sym
Description
Min
Max
Units
SpecID
1
Start condition hold time
2
IP bus cycle1
NOTES:
1 Inter-peripheral clock is defined in the MPC5125 Reference Manual (MPC5125RM)
A18.1
2
Clock low time
8
IP bus cycle1
A18.2
4
Data hold time
0.0
ns
A18.3
6
Clock high time
4
IP bus cycle1
A18.4
7
Data setup time
0.0
ns
A18.5
8
Start condition setup time (for repeated start condition only)
2
IP bus cycle1
A18.6
9
Stop condition setup time
2
IP bus cycle1
A18.7
Table 38. I2C Output Timing Specifications — SCL and SDA 1
NOTES:
1 Output timing is specified at a nominal 50 pF load.
Sym
Description
Min
Max
Units
SpecID
12
2 Programming IFDR with the maximum frequency results in the minimum output timings listed. The I2C interface is designed to
scale the data transition time, moving it to the middle of the SCL low period. The actual position is affected by the prescale and
division values programmed in IFDR.
Start condition hold time
6
IP bus cycle3
3 Because SCL and SDA are open-drain-type outputs, which the processor can only actively drive low, the time that SCL or SDA
takes to reach a high level depends on external signal capacitance and pullup resistor values.
A18.8
22
Clock low time
10
IP bus cycle3
A18.9
34
4 Inter -peripheral Clock is defined in the MPC5125 Reference Manual (MPC5125RM).
SCL/SDA rise time
7.9
ns
A18.10
Data hold time
7
IP bus cycle3
A18.11
SCL/SDA fall time
7.9
ns
A18.12
Clock high time
10
IP bus cycle3
A18.13
Data setup time
2
IP bus cycle3
A18.14
Start condition setup time (for repeated start condition only)
20
IP bus cycle3
A18.15
Stop condition setup time
10
IP bus cycle3
A18.16
相关PDF资料
PDF描述
MPC5125YVN400 32-BIT, FLASH, 400 MHz, MICROCONTROLLER, PBGA324
MPC5200CVR400B 400 MHz, MICROPROCESSOR, PBGA272
MPC5533MVZ80 FLASH, 80 MHz, MICROCONTROLLER, PBGA324
MPC5533MVM40 FLASH, 40 MHz, MICROCONTROLLER, PBGA208
MPC5533MZQ66 FLASH, 66 MHz, MICROCONTROLLER, PBGA324
相关代理商/技术参数
参数描述
MPC5125YVN400 功能描述:微处理器 - MPU POWERPC EMBEDDED SOC SOC RoHS:否 制造商:Atmel 处理器系列:SAMA5D31 核心:ARM Cortex A5 数据总线宽度:32 bit 最大时钟频率:536 MHz 程序存储器大小:32 KB 数据 RAM 大小:128 KB 接口类型:CAN, Ethernet, LIN, SPI,TWI, UART, USB 工作电源电压:1.8 V to 3.3 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-324
MPC5125YVN400 制造商:Freescale Semiconductor 功能描述:ICMICROPROCESSOR32-BITCMOSPBGA324PI
MPC5125YVN400R 制造商:Freescale Semiconductor 功能描述:POWERPC EMBEDDED SOC - Tape and Reel
MPC5200 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Hardware Specifications
MPC5200B 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:SDRAM/DDR Memory Controller