参数资料
型号: MPC5554EVBE
厂商: Freescale Semiconductor
文件页数: 5/58页
文件大小: 0K
描述: BOARD EVAL FOR MPC5554
产品培训模块: MPC55xx PitchPak Family
标准包装: 1
系列: Qorivva
类型: MCU
适用于相关产品: MPC5554
所含物品: 评估板和演示软件
配用: MFR4310FRDC-ND - FRDC FLEXRAY DAUGHTER CARD
相关产品: MPC5554MZP132R2-ND - IC MCU 2M FLASH 132MHZ 416-PBGA
MPC5554MZP132-ND - IC MCU 2M FLASH 132MHZ 416-PBGA
MPC5554MVR132R2-ND - IC MCU 2M FLASH 132MHZ 416-PBGA
MPC5554MVR132-ND - IC MCU 2M FLASH 132MHZ 416-PBGA
MPC5554AZP132-ND - IC MPU 2M FLASH 132MHZ 416-PBGA
Electrical Characteristics
MPC5554 Microcontroller Data Sheet, Rev. 4
Freescale Semiconductor
13
3.7.1
Input Value of Pins During POR Dependent on VDD33
When powering up the device, VDD33 must not lag the latest VDDSYN or RESET power pin (VDDEH6) by
more than the VDD33 lag specification listed in Table 6, spec 8. This avoids accidentally selecting the
bypass clock mode because the internal versions of PLLCFG[0:1] and RSTCFG are not powered and
therefore cannot read the default state when POR negates. VDD33 can lag VDDSYN or the RESET power
pin (VDDEH6), but cannot lag both by more than the VDD33 lag specification. This VDD33 lag specification
applies during power up only. VDD33 has no lead or lag requirements when powering down.
3.7.2
Power-Up Sequence (VRC33 Grounded)
The 1.5 V VDD power supply must rise to 1.35 V before the 3.3 V VDDSYN power supply and the RESET
power supply rises above 2.0 V. This ensures that digital logic in the PLL for the 1.5 V power supply does
not begin to operate below the specified operation range lower limit of 1.35 V. Because the internal 1.5 V
POR is disabled, the internal 3.3 V POR or the RESET power POR must hold the device in reset. Since
they can negate as low as 2.0 V, VDD must be within specification before the 3.3 V POR and the RESET
POR negate.
Figure 3. Power-Up Sequence (VRC33 Grounded)
3.7.3
Power-Down Sequence (VRC33 Grounded)
The only requirement for the power-down sequence with VRC33 grounded is if VDD decreases to less than
its operating range, VDDSYN or the RESET power must decrease to less than 2.0 V before the VDD power
increases to its operating range. This ensures that the digital 1.5 V logic, which is reset only by an ORed
POR and can cause the 1.5 V supply to decrease less than its specification value, resets correctly. See
Table 6, footnote 1.
VDDSYN and RESET Power
VDD
2.0 V
1.35 V
VDD must reach 1.35 V before VDDSYN and the RESET power reach 2.0 V
相关PDF资料
PDF描述
0210490807 CABLE JUMPER 1.25MM .254M 11POS
AIRD-01-5R6M INDUCTOR PWR DRUM CORE 5.6UH
0210490806 CABLE JUMPER 1.25MM .254M 11POS
AP432SRG-7 IC VREF SHUNT PREC ADJ SOT23R
MPC8379E-RDBA BOARD REF DESIGN MPC8379E
相关代理商/技术参数
参数描述
MPC5554EVBE 制造商:Freescale Semiconductor 功能描述:MPC5554 CUSTOMER DEMO BD
MPC5554EVBGHS 功能描述:开发软件 GREEN HILLS SW Qorivva RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
MPC5554EVBISYS 功能描述:开发软件 ISYSTEMS CONTENT Qorivva RoHS:否 制造商:Atollic Inc. 产品:Compilers/Debuggers 用于:ARM7, ARM9, Cortex-A, Cortex-M, Cortex-R Processors
MPC5554FS 制造商:FREESCALE 制造商全称:Freescale Semiconductor, Inc 功能描述:Qorivva MPC5554 Family
MPC5554INT 功能描述:开发板和工具包 - 其他处理器 MPC5554 CUST. DEMO Qorivva RoHS:否 制造商:Freescale Semiconductor 产品:Development Systems 工具用于评估:P3041 核心:e500mc 接口类型:I2C, SPI, USB 工作电源电压: