参数资料
型号: MPC941AE
厂商: IDT, Integrated Device Technology Inc
文件页数: 10/13页
文件大小: 0K
描述: IC CLOCK BUFFER MUX 1:27 48-LQFP
标准包装: 250
类型: 扇出缓冲器(分配),多路复用器
电路数: 1
比率 - 输入:输出: 1:27
差分 - 输入:输出: 是/无
输入: LVCMOS,LVPECL
输出: LVCMOS
频率 - 最大: 250MHz
电源电压: 2.375 V ~ 3.465 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 48-LQFP
供应商设备封装: 48-TQFP(7x7)
包装: 托盘
MPC941 REVISION 9 JANUARY 7, 2013
6
2013 Integrated Device Technology, Inc.
MPC941 Data Sheet
LOW VOLTAGE, 1:27 CLOCK DISTRIBUTION CHIP
APPLICATIONS INFORMATION
Driving Transmission Lines
The MPC941 clock driver was designed to drive high-
speed signals in a terminated transmission line environment.
To provide the optimum flexibility to the user, the output
drivers were designed to exhibit the lowest impedance
possible. With an output impedance of less than 20
the
drivers can drive either parallel or series terminated
transmission lines. For more information on transmission
lines, the reader is referred to Freescale application note
AN1091 in the Timing Solutions data book (DL207/D).
In most high performance clock networks, point-to-point
distribution of signals is the method of choice. In a point-to-
point scheme, either series terminated or parallel terminated
transmission lines can be used. The parallel technique
terminates the signal at the end of the line with a 50
resistance to VCC/2. This technique draws a fairly high level
of DC current, and thus, only a single terminated line can be
driven by each output of the MPC941 clock driver. For the
series terminated case, however, there is no DC current
draw; thus, the outputs can drive multiple series terminated
lines. Figure 1 illustrates an output driving a single series
terminated line vs two series terminated lines in parallel.
When taken to its extreme, the fanout of the MPC941 clock
driver is effectively doubled due to its capability to drive
multiple lines.
Figure 1. Single versus Dual Transmission Lines
The waveform plots of Figure 2 show the simulation
results of an output driving a single line vs two lines. In both
cases, the drive capability of the MPC941 output buffer is
more than sufficient to drive 50
transmission lines on the
incident edge. Note from the delay measurements in the
simulations, a delta of only 43 ps exists between the two
differently loaded outputs. This suggests that the dual line
driving need not be used exclusively to maintain the tight
output-to-output skew of the MPC941. The output waveform
in Figure 2 shows a step in the waveform. This step is caused
by the impedance mismatch seen looking into the driver. The
parallel combination of the 36
series resistor plus the
output impedance does not match the parallel combination of
the line impedances. The voltage wave launched down the
two lines will equal:
VL =VS ( ZO / (RS + RO + ZO))
ZO = 50 || 50
RS = 36 || 36
RO = 14
VL = 3.0 (25 / (18 + 14 + 25) = 3.0 (25 / 57)
= 1.31 V
At the load end, the voltage will double, due to the near
unity reflection coefficient, to 2.5 V. It will then increment
towards the quiescent 3.0 V in steps separated by one round
trip delay (in this case, 4.0 ns).
Figure 2. Single versus Dual Waveforms
Since this step is well above the threshold region, it will not
cause any false clock triggering; however, designers may be
uncomfortable with unwanted reflections on the line. To better
match the impedances when driving multiple lines, the
situation in Figure 3 should be used. In this case, the series
terminating resistors are reduced such that when the parallel
combination is added to the output buffer impedance, the line
impedance is perfectly matched.
Figure 3. Optimized Dual Line Termination
MPC941
Output
Buffer
IN
14
RS = 36
ZO = 50
OutA
OutB0
OutB1
ZO = 50
RS = 36
MPC941
Output
Buffer
IN
14
3.0
2.5
2.0
1.5
1.0
0.5
0
24
68
10
12
14
TIME (ns)
OutB
tD = 3.9386
OutA
tD = 3.8956
IN
VOL
TAGE
(V)
14
+ 22 || 22 = 50 ||50
25
= 25
MPC941
Output
Buffer
14
RS = 22
RS = 22
ZO = 50
相关PDF资料
PDF描述
MPC9443FAR2 IC CLK BUFF DVDR MUX 3:16 48LQFP
MPC9446FAR2 IC CLK BUFF DVDR MUX 2:10 32LQFP
MPC9447ACR2 IC CLOCK BUFFER MUX 2:9 32-LQFP
MPC9448ACR2 IC CLOCK BUFFER MUX 1:12 32-LQFP
MPC9449AER2 IC CLK BUFF DVDR MUX 3:15 52LQFP
相关代理商/技术参数
参数描述
MPC941AER2 功能描述:时钟驱动器及分配 FSL 1-27 LVCMOS Fanout Buffer RoHS:否 制造商:Micrel 乘法/除法因子:1:4 输出类型:Differential 最大输出频率:4.2 GHz 电源电压-最大: 电源电压-最小:5 V 最大工作温度:+ 85 C 封装 / 箱体:SOIC-8 封装:Reel
MPC941FA 功能描述:时钟驱动器及分配 2.5 3.3V 250MHz Clock Generator RoHS:否 制造商:Micrel 乘法/除法因子:1:4 输出类型:Differential 最大输出频率:4.2 GHz 电源电压-最大: 电源电压-最小:5 V 最大工作温度:+ 85 C 封装 / 箱体:SOIC-8 封装:Reel
MPC941FAR2 制造商:Integrated Device Technology Inc 功能描述:Clock Driver 2-IN LVCMOS 48-Pin LQFP T/R 制造商:Integrated Device Technology Inc 功能描述:CLOCK DRVR 2-IN LVCMOS 48LQFP - Tape and Reel
MPC942C 制造商:MOTOROLA 制造商全称:Motorola, Inc 功能描述:LOW VOLTAGE 1:18 CLOCK DISTRIBUTION CHIP
MPC942CAC 功能描述:时钟驱动器及分配 FSL 1-27 LVCMOS Fanout Buffer RoHS:否 制造商:Micrel 乘法/除法因子:1:4 输出类型:Differential 最大输出频率:4.2 GHz 电源电压-最大: 电源电压-最小:5 V 最大工作温度:+ 85 C 封装 / 箱体:SOIC-8 封装:Reel