参数资料
型号: SI5110-H-BL
厂商: Silicon Laboratories Inc
文件页数: 24/36页
文件大小: 0K
描述: IC TXRX SONET/SDH LP HS 99-PBGA
标准包装: 168
系列: SiPHY™
类型: 收发器
驱动器/接收器数: 1/1
规程: SONET/SDH
电源电压: 1.71 V ~ 1.89 V
安装类型: 表面贴装
封装/外壳: 99-LBGA
供应商设备封装: 99-BGA(11x11)
包装: 托盘
Si5110
30
Rev. 1.5
J8
TXCLKDSBL
I
LVTTL
High-Speed Transmit Clock Disable.
When this input is high, the output driver for TXCLK-
OUT is disabled. In applications that do not require the
output data clock, the output clock driver should be
disabled to save power.
Note: This input has an internal pulldown.
E1
F1
TXCLKOUT+,
TXCLKOUT–
High-Speed Transmit Clock Output.
The high-speed clock output, TXCLKOUT, is gener-
ated by the PLL in the transmit clock multiplier unit. Its
frequency is nominally 16 times or 32 times the
selected reference source.
G9
H9
G10
H10
J9
K9
J10
K10
TXDIN3+,
TXDIN3–
TXDIN2+,
TXDIN2–
TXDIN1+,
TXDIN1–
TXDIN0+,
TXDIN0–
ILVDS
Differential Parallel Transmit Data Input.
The 4-bit data word present on these pins is multi-
plexed into a high-speed serial stream and output on
TXDOUT. The bit order for transmit multiplexing is
selected by the TXMSBSEL input. The data on
TXDIN[3:0] is clocked into the device by the rising
edge of TXCLK4IN.
H1
J1
TXDOUT+,
TXDOUT–
OCML
Differential High-Speed Transmit Data Output.
The 4-bit word input on TXDIN[3:0] is multiplexed into
a high-speed serial stream that is output on the TXD-
OUT pins. The bit order for transmit multiplexing is
selected by the TXMSBSEL input. The TXDOUT out-
puts are updated by the rising edge of TXCLKOUT.
K4
TXLOL
O
LVTTL
Transmit CMU Loss-of-Lock.
The TXLOL output is asserted (low) when the CMU is
not phase locked to the selected reference source or if
REFCLK is not present.
H4
TXMSBSEL
I
LVTTL
Transmit Data Bus Bit Order Select.
This input determines the order in which data bits
recovered on the TXDIN[3:0] bus are transmitted on
the high-speed serial output TXDOUT.
For TXMSBSEL = 0, data on TXDIN0 is transmitted
first followed by TXDIN1 through TXDIN3.
For TXMSBSEL = 1, TXDIN3 is transmitted first fol-
lowed by TXDIN2 through TXDIN0.
Note: This input has an internal pulldown.
K3
TXREXT
Transmitter External Bias Resistor.
This resistor is used by the transmitter circuitry to
establish bias currents within the device. This pin must
be connected to GND through a 3.09 k
1resistor.
Pin
Number(s)
Name
I/O
Signal Level
Description
相关PDF资料
PDF描述
MAX11642EEG+T IC ADC 8BIT 8CH 24QSOP
IDT723636L15PF8 IC FIFO SYNC 512X36X2 128QFP
MS27473E20A41SB CONN PLUG 41POS STRAIGHT W/SCKT
MS27472T10A13PA CONN RCPT 13POS WALL MT W/PINS
SI5110-H-GL IC TXRX SONET/SDH LP HS 99LFBGA
相关代理商/技术参数
参数描述
Si5110-H-GL 功能描述:电信线路管理 IC OC-48 STM-16 SONET SDH Trnscvr 1:16 RoHS:否 制造商:STMicroelectronics 产品:PHY 接口类型:UART 电源电压-最大:18 V 电源电压-最小:8 V 电源电流:30 mA 最大工作温度:+ 85 C 最小工作温度:- 40 C 安装风格:SMD/SMT 封装 / 箱体:VFQFPN-48 封装:Tray
SI5110-H-XL4 制造商:Silicon Laboratories Inc 功能描述:OC-48 TRANSCEIVER, LIA, CDR, 4:1 MUX, 1:4 DEMUX - Rail/Tube
SI5110-H-ZL3 制造商:Silicon Laboratories Inc 功能描述:OC-48 TRANSCEIVER, LIA, CDR, 4:1 MUX, 1:4 DEMUX - Rail/Tube
SI511BBA200M000BAGR 制造商:Silicon Laboratories Inc 功能描述:SLLSI511BBA200M000BAGR OSC (200MHZ)
SI51210 制造商:SILABS 制造商全称:SILABS 功能描述:TWO OUTPUTS FACTORY PROGRAMMABLE CLOCK GENERATOR