参数资料
型号: W3E32M72S-200BC
厂商: WHITE ELECTRONIC DESIGNS CORP
元件分类: DRAM
英文描述: 32M X 72 DDR DRAM, 0.8 ns, PBGA219
封装: 32 X 25 MM, PLASTIC, BGA-219
文件页数: 1/19页
文件大小: 739K
代理商: W3E32M72S-200BC
W3E32M72S-XBX
1
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
White Electronic Designs
March 2006
Rev. 2
White Electronic Designs Corp. reserves the right to change products or specications without notice.
32Mx72 DDR SDRAM
FEATURES
Data rate = 200, 250, 266, 333Mbs
Package:
219 Plastic Ball Grid Array (PBGA), 32 x 25mm
2.5V ±0.2V core power supply
2.5V I/O (SSTL_2 compatible)
Differential clock inputs (CK and CK#)
Commands entered on each positive CK edge
Internal pipelined double-data-rate (DDR)
architecture; two data accesses per clock cycle
Programmable Burst length: 2,4 or 8
Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture (one per byte)
DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
DLL to align DQ and DQS transitions with CK
Four internal banks for concurrent operation
Data mask (DM) pins for masking write data
(one per byte)
Programmable IOL/IOH option
Auto precharge option
Auto Refresh and Self Refresh Modes
Commercial, Industrial and Military
TemperatureRanges
Organized as 32M x 72
Weight: W3E32M72S-XBX – 3.0 grams typical
* This product is subject to change without notice.
BENEFITS
40% SPACE SAVINGS vs. TSOP
Reduced part count
34% I/O reduction vs TSOP
Reduced trace lengths for lower parasitic
capacitance
Suitable for hi-reliability applications
Laminate interposer for optimum TCE match
GENERAL DESCRIPTION
The 256MByte (2Gb) DDR SDRAM is a high-speed CMOS,
dynamic random-access, memory using 5 chips containing
536,870,912 bits. Each chip is internally configured as a
quad-bank DRAM.
The 256MB DDR SDRAM uses a double data rate
architecture to achieve high-speed operation. The
double data rate architecture is essentially a 2n-prefetch
architecture with an interface designed to transfer two data
words per clock cycle at the I/O pins. A single read or write
access for the 256MB DDR SDRAM effectively consists
of a single 2n-bit wide, one-clock-cycle data tansfer at the
internal DRAM core and two corresponding n-bit wide,
one-half-clock-cycle data transfers at the I/O pins.
A bi-directional data strobe (DQS) is transmitted
externally, along with data, for use in data capture at the
receiver.strobe transmitted by the DDR SDRAM during
READs and by the memory contoller during WRITEs. DQS
is edge-aligned with data for READs and center-aligned
with data for WRITEs. Each chip has two data strobes, one
for the lower byte and one for the upper byte.
The 256MB DDR SDRAM operates from a differential clock
(CK and CK#); the crossing of CK going HIGH and CK#
going LOW will be referred to as the positive edge of CK.
Commands (address and control signals) are registered
at every positive edge of CK. Input data is registered on
both edges of DQS, and output data is referenced to both
edges of DQS, as well as to both edges of CK.
相关PDF资料
PDF描述
W3E32M72S-266BM 32M X 72 DDR DRAM, 0.75 ns, PBGA219
W72M64VB70BM SPECIALTY MEMORY CIRCUIT, PBGA159
WF128K32N-120G2UI5 FLASH 5V PROM MODULE, CQFP68
WF128K32N-50G2UC5 FLASH 5V PROM MODULE, CQFP68
WMS128K8L-120DRQ 128K X 8 STANDARD SRAM, 120 ns, CDSO32
相关代理商/技术参数
参数描述
W3E32M72S-200BI 制造商:Microsemi Corporation 功能描述:32M X 72 DDR, 2.5V, 200 MHZ, 219 PBGA, INDUSTRIAL TEMP. - Bulk
W3E32M72S-200BM 制造商:Microsemi Corporation 功能描述:32M X 72 DDR, 2.5V, 200 MHZ, 219 PBGA, MIL-TEMP. - Bulk
W3E32M72S-200SBC 制造商:Microsemi Corporation 功能描述:32M X 72 DDR, 2.5V, 200 MHZ, 208 PBGA, COMMERCIAL TEMP. - Bulk
W3E32M72S-200SBI 制造商:Microsemi Corporation 功能描述:32M X 72 DDR, 2.5V, 200 MHZ, 208 PBGA, INDUSTRIAL TEMP. - Bulk
W3E32M72S-200SBM 制造商:Microsemi Corporation 功能描述:32M X 72 DDR, 2.5V, 200 MHZ, 208 PBGA, MIL-TEMP. - Bulk