参数资料
型号: WED2ZL361MS26BC
厂商: WHITE ELECTRONIC DESIGNS CORP
元件分类: SRAM
英文描述: 1M X 36 ZBT SRAM, 2.6 ns, PBGA119
封装: PLASTIC, BGA-119
文件页数: 5/12页
文件大小: 645K
代理商: WED2ZL361MS26BC
2
White Electronic Designs Corporation (602) 437-1520 www.wedc.com
White Electronic Designs
WED2ZL361MS
Oct, 2002
Rev. 5
White Electronic Designs Corp. reserves the right to change products or specications without notice.
The WED2ZL361MS is an NBL SSRAM designed to sus-
tain 100% bus bandwidth by eliminating turnaround cycle
when there is transition from Read to Write, or vice versa.
All inputs (with the exception of OE#, LBO# and ZZ) are
synchronized to rising clock edges.
All read, write and deselect cycles are initiated by the
ADV# input. Subsequent burst addresses can be internally
generated by the burst advance pin (ADV#). ADV# should
be driven to Low once the device has been deselected in
order to load a new address for next operation.
Clock Enable (CKE#) pin allows the operation of the chip to
be suspended as long as necessary. When CKE# is high,
all synchronous inputs are ignored and the internal device
registers will hold their previous values. NBL SSRAM
latches external address and initiates a cycle when CKE#
and ADV# are driven low at the rising edge of the clock.
Output Enable (OE#) can be used to disable the output
at any given time. Read operation is initiated when at the
rising edge of the clock, the address presented to the ad-
dress inputs are latched in the address register, CKE# is
driven low, the write enable input signals WE# are driven
high, and ADV# driven low. The internal array is read
between the rst rising edge and the second rising edge
of the clock and the data is latched in the output register.
At the second clock edge the data is driven out of the
SRAM. During read operation OE# must be driven low for
the device to drive out the requested data.
BURST SEQUENCE TABLE
NOTE 1: LBO# pin must be tied to High or Low, and Floating State must not be
allowed.
Write operation occurs when WE# is driven low at the ris-
ing edge of the clock. BW#[d:a] can be used for byte write
operation. The pipe-lined NBL SSRAM uses a late-late write
cycle to utilize 100% of the bandwidth. At the rst rising edge
of the clock, WE# and address are registered, and the data
associated with that address is required two cycle later.
Subsequent addresses are generated by ADV# High for
the burst access as shown below. The starting point of the
burst seguence is provided by the external address. The
burst address counter wraps around to its initial state upon
completion. The burst sequence is determined by the state
of the LBO# pin. When this pin is low, linear burst sequence
is selected. And when this pin is high, Interleaved burst
sequence is selected.
During normal operation, ZZ must be driven low. When ZZ
is driven high, the SRAM will enter a Power Sleep Mode
after 2 cycles. At this time, internal state of the SRAM is
preserved. When ZZ returns to low, the SRAM operates
after 2 cycles of wake up time.
LBO# Pin
High
Case 1
Case 2
Case 3
Case 4
A1 A0 A1 A0 A1 A0 A1 A0
First Address
Fourth Address
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
FUNCTION DESCRIPTION
(INTERLEAVED BURST, LBO# = HIGH)
LBO# Pin
High
Case 1
Case 2
Case 3
Case 4
A1 A0 A1 A0 A1 A0 A1 A0
First Address
Fourth Address
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
(LINEAR BURST, LBO# = LOW)
相关PDF资料
PDF描述
W3E32M72S-266BC 32M X 72 DDR DRAM, 0.75 ns, PBGA219
W3HG128M72AEF665F1MCG DDR DRAM MODULE, DMA240
WS128K32-100G4QE 512K X 8 MULTI DEVICE SRAM MODULE, 100 ns, CQFP68
WS128K32N-70HME 512K X 8 MULTI DEVICE SRAM MODULE, 70 ns, CHIP66
WPS512K32-15PJI 2M X 8 MULTI DEVICE SRAM MODULE, 15 ns, PQMA68
相关代理商/技术参数
参数描述
WED2ZL361MS26BI 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM
WED2ZL361MS28BC 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM
WED2ZL361MS28BI 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM
WED2ZL361MS30BC 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM
WED2ZL361MS30BI 制造商:WEDC 制造商全称:White Electronic Designs Corporation 功能描述:1Mx36 Synchronous Pipeline Burst NBL SRAM