参数资料
型号: X28HC64P-12
厂商: Intersil
文件页数: 5/17页
文件大小: 0K
描述: IC EEPROM 64KBIT 120NS 28DIP
标准包装: 13
格式 - 存储器: EEPROMs - 并行
存储器类型: EEPROM
存储容量: 64K (8K x 8)
速度: 120ns
接口: 并联
电源电压: 4.5 V ~ 5.5 V
工作温度: 0°C ~ 70°C
封装/外壳: 28-DIP(0.600",15.24mm)
供应商设备封装: 28-PDIP
包装: 管件
X28HC64
The Toggle Bit I/O 6
LAST
WE
CE
OE
WRITE
I/O 6
*
V OH
V OL
HIGH Z
*
X28HC64
READY
* BEGINNING AND ENDING STATE OF I/O 6 WILL VARY.
FIGURE 4. TOGGLE BIT BUS SEQUENCE
Hardware Data Protection
LAST WRITE
YES
LOAD ACCUM
FROM ADDR N
COMPARE
ACCUM WITH
ADDR N
The X28HC64 provides two hardware features that protect
nonvolatile data from inadvertent writes.
? Default V CC Sense—All write functions are inhibited when
V CC is 3V typically.
? Write Inhibit—Holding either OE LOW, WE HIGH, or CE
HIGH will prevent an inadvertent write cycle during power-
up and power-down, maintaining data integrity.
Software Data Protection
The X28HC64 offers a software controlled data protection
feature. The X28HC64 is shipped from Intersil with the software
data protection NOT ENABLED; that is, the device will be in the
standard operating mode. In this mode data should be
protected during power-up/-down operations through the use of
COMPARE
OK?
YES
READY
NO
external circuits. The host would then have open read and write
access of the device once V CC was stable.
The X28HC64 can be automatically protected during power-
up and power-down without the need for external circuits by
employing the software data protection feature. The internal
software data protection circuit is enabled after the first write
FIGURE 5. TOGGLE BIT SOFTWARE FLOW
The Toggle Bit can eliminate the chore of saving and
fetching the last address and data in order to implement
DATA Polling. This can be especially helpful in an array
comprised of multiple X28HC64 memories that is frequently
updated. Toggle Bit Polling can also provide a method for
status checking in multiprocessor applications. The timing
diagram in Figure 4 illustrates the sequence of events on the
bus. The software flow diagram in Figure 5 illustrates a
method for polling the Toggle Bit.
5
operation utilizing the software algorithm. This circuit is
nonvolatile and will remain set for the life of the device,
unless the reset command is issued.
Once the software protection is enabled, the X28HC64 is
also protected from inadvertent and accidental writes in the
powered-up state. That is, the software algorithm must be
issued prior to writing additional data to the device.
Software Algorithm
Selecting the software data protection mode requires the
host system to precede data write operations by a series of
three write operations to three specific addresses. Refer to
Figure 6 and 7 for the sequence. The three-byte sequence
opens the page write window, enabling the host to write from
one to sixty-four bytes of data. Once the page load cycle has
been completed, the device will automatically be returned to
the data protected state.
FN8109.2
August 28, 2009
相关PDF资料
PDF描述
HBM08DSES CONN EDGECARD 16POS .156 EYELET
ISL9014IRPLZ-T IC REG LDO 1.85V/2.9V .3A 10-DFN
TAJD477K006RNJ CAP TANT 470UF 6.3V 10% 2917
X28HC64J-90 IC EEPROM 64KBIT 90NS 32PLCC
X28HC64D-90 IC EEPROM 64KBIT 90NS 28CDIP
相关代理商/技术参数
参数描述
X28HC64P-50 制造商:XICOR 制造商全称:Xicor Inc. 功能描述:5 Volt, Byte Alterable E2PROM
X28HC64P-55 制造商:未知厂家 制造商全称:未知厂家 功能描述:x8 EEPROM
X28HC64P70 制造商:未知厂家 制造商全称:未知厂家 功能描述:IC
X28HC64P-70 制造商:Rochester Electronics LLC 功能描述: 制造商:Intersil Corporation 功能描述:
X28HC64P-90 制造商:Rochester Electronics LLC 功能描述: 制造商:Intersil Corporation 功能描述: