参数资料
型号: XC4006E-4TQ144I
厂商: Xilinx Inc
文件页数: 18/68页
文件大小: 0K
描述: IC FPGA I-TEMP 5V 4SPD 144-TQFP
产品变化通告: XC4000XL/E, XC9500XV, XC3100A Discontinuance 12/Apr/2010
标准包装: 60
系列: XC4000E/X
LAB/CLB数: 256
逻辑元件/单元数: 608
RAM 位总计: 8192
输入/输出数: 113
门数: 6000
电源电压: 4.5 V ~ 5.5 V
安装类型: 表面贴装
工作温度: -40°C ~ 100°C
封装/外壳: 144-LQFP
供应商设备封装: 144-TQFP(20x20)
R
May 14, 1999 (Version 1.6)
6-29
XC4000E and XC4000X Series Field Programmable Gate Arrays
6
Table 14: Routing per CLB in XC4000 Series Devices
Programmable Switch Matrices
The horizontal and vertical single- and double-length lines
intersect at a box called a programmable switch matrix
(PSM). Each switch matrix consists of programmable pass
transistors used to establish connections between the lines
For example, a single-length signal entering on the right
side of the switch matrix can be routed to a single-length
line on the top, left, or bottom sides, or any combination
thereof, if multiple branches are required. Similarly, a dou-
ble-length signal can be routed to a double-length line on
any or all of the other three edges of the programmable
switch matrix.
Single-Length Lines
Single-length lines provide the greatest interconnect exi-
bility and offer fast routing between adjacent blocks. There
are eight vertical and eight horizontal single-length lines
associated with each CLB. These lines connect the switch-
ing matrices that are located in every row and a column of
CLBs.
Single-length lines are connected by way of the program-
mable switch matrices, as shown in Figure 28. Routing
connectivity is shown in Figure 27.
Single-length lines incur a delay whenever they go through
a switching matrix. Therefore, they are not suitable for rout-
ing signals for long distances. They are normally used to
conduct signals within a localized area and to provide the
branching for nets with fanout greater than one.
x5994
Quad
Single
Double
Long
Direct
Connect
Long
CLB
Long
Global
Clock
Long
Double Single
Global
Clock
Carry
Chain
Direct
Connect
Figure 25: High-Level Routing Diagram of XC4000 Series CLB (shaded arrows indicate XC4000X only)
XC4000E
XC4000X
Vertical Horizontal Vertical Horizontal
Singles
8
Doubles
4
Quads
0
12
Longlines
6
10
6
Direct
Connects
00
2
Globals
4
0
8
0
Carry Logic
2
0
1
0
Total
24
18
45
32
Six Pass Transistors
Per Switch Matrix
Interconnect Point
Singles
Double
Singles
Double
X6600
Figure 26: Programmable Switch Matrix (PSM)
Product Obsolete or Under Obsolescence
相关PDF资料
PDF描述
XC4006E-4PQ208I IC FPGA I-TEMP 5V 4SPD 208-PQFP
ASM43DTAI-S189 CONN EDGECARD 86POS R/A .156 SLD
XC4006E-3PG156I IC FPGA I-TEMP 5V 3SPD 156-CPGA
IDT71V547S75PFG IC SRAM 4MBIT 75NS 100TQFP
XC4006E-3PG156C IC FPGA C-TEMP 5V 3SPD 156-CPGA
相关代理商/技术参数
参数描述
XC4006E-5PQ160C 制造商:Xilinx 功能描述:
XC4006ETQ144CMM0021 制造商: 功能描述: 制造商:undefined 功能描述: 制造商:Xilinx 功能描述:
XC4006PQ208C 制造商:XIL 功能描述:4006PQ208 XILINX 95
XC4008 制造商:XILINX 制造商全称:XILINX 功能描述:Logic Cell Array Family
XC4008-4PQ160C 制造商:未知厂家 制造商全称:未知厂家 功能描述:Field Programmable Gate Array (FPGA)