参数资料
型号: XRT91L33IG-F
厂商: Exar Corporation
文件页数: 13/16页
文件大小: 0K
描述: IC MULTIRATE CDR 20TSSOP
标准包装: 10
类型: 时钟和数据恢复(CDR),时钟/频率同步器,多路复用器
PLL:
主要目的: 以太网,SONET/SDH
输入: LVDS,LVPECL
输出: LVDS,LVPECL
电路数: 1
比率 - 输入:输出: 1:2
差分 - 输入:输出: 是/是
频率 - 最大: 622.08MHz
电源电压: 3.135 V ~ 3.465 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 20-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 20-TSSOP
包装: 散装
其它名称: 1016-1362
XRT91L33
6
STS-12/STS-3 MULTIRATE CLOCK AND DATA RECOVERY UNIT
REV. V1.0.0
2.0
FUNCTIONAL DESCRIPTION
The XRT91L33 CDR is designed to operate with a SONET Framer/ASIC device and provide a high-speed
serial clock and data recovery interface to optical networks. The CDR receives a differential NRZ serial bit
stream running at STS-12/STM-4 or STS-3/STM-1 and generates recovered serial clock and data via
differential LVDS/LVPECL drivers.
2.1
Reference Clock Input
The XRT91L33 accepts a 19.44 MHz LVTTL clock input at REFCK. The REFCK should be generated from a
source that has a frequency accuracy better than ±100ppm in order for the CDR Loss of Lock detector to have
the necessary accuracy required for SONET systems.
2.2
Receive Clock and Data Recovery
The clock and data recovery (CDR) unit accepts the high-speed NRZ serial data from the Differential receiver
and generates a clock that is the same frequency as the incoming data. The clock recovery block utilizes the
reference clock from REFCK to train and monitor its clock recovery PLL. Upon startup, the PLL locks to the
local reference clock. Once this is achieved, the PLL then attempts to lock onto the incoming receive serial
data stream. Whenever the recovered clock frequency deviates from the local reference clock frequency by
more than approximately ±500ppm, the clock recovery PLL will switch to the local reference clock, declare a
Loss of Lock and output a LOW level signal on the LOCK output pin. Whenever a Loss of Lock (LOL) or a
Loss of Signal (LOS) event occurs, the CDR will continue to supply a receive clock (based on the local
reference).
2.3
External Receive Loop Filter Capacitor
For STS12/STM4 and STS3/STM1 operation, the XRT91L33 uses a 1.0uF (or greater) external loop filter
capacitor to achieve the required receiver jitter performance. It must be well isolated to prohibit noise entering
the CDR block and should be placed as close to the pins as possible. The non-polarized capacitor should be of
±10% tolerance. Use type X7R or X5R capacitors for improved stability over temperature.
2.4
STS-12/STM-4 and STS-3/STM-1 Mode of Operation
The VCO output signal is fed into a programmable frequency divider allowing to properly set the PLL operating
frequency corresponding to the desired data rate. For 622.08 Mbps signal STS12_MODE is set HIGH and for
155.52 Mbps, STS12_MODE is set LOW.
2.5
Signal Detection
XRT91L33 has two control pins that are used to indicate an LOS condition (Loss Of Signal). The SIGD pin is a
LVPECL input and the LCKTOREFN pin is a LVTTL input. They are internally connected as shown in Figure 3.
If either of these two inputs goes LOW and TEST is LOW, XRT91L33 will enter a Loss of Signal (LOS) state,
and will mute the RXDOP/N. During the LOS state, XRT91L33 will also maintain RXCLKOP/N within ±500ppm
of the input reference clock, REFCK. Most optical modules have an SIGD output. This SIGD output indicates
that there is sufficient optical power and is typically active HIGH. If the SIGD output on the optical module is
LVPECL, it should be connected directly to the SIGD input of XRT91L33, and the LCKTOREFN input should
be tied HIGH. If the SIGD output is LVTTL, it should be connected directly to the LCKTOREFN input and the
SIGD input should be tied HIGH. The SIGD and LCKTOREFN inputs also can be used for other applications
when it is required to hold RXCLKOP/N output within ±500ppm of the input reference clock and mute the serial
data output lines.
相关PDF资料
PDF描述
XRT91L34IV-F IC MULTIRATE CDR QUAD 128LQFP
07010 CALIBRATION UNIT NIST STD WS&FG
07200 CHAIR COVER STATSHIELD
07420 BINDER 3RING DISSIPATIVE 3"
07450 SHEET PROT'R CLR 8.75X11.25 25PK
相关代理商/技术参数
参数描述
XRT91L33IGTR-F 功能描述:时钟发生器及支持产品 Recovery Unit RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
XRT91L34 制造商:EXAR 制造商全称:EXAR 功能描述:QUAD CHANNEL MULTIRATE STS-12/3/1 AND STM-4/1/0 SONET/SDH CDR
XRT91L34ES 功能描述:外围驱动器与原件 - PCI 4 CHOC12/STM4 OC3/STM1 CDR RoHS:否 制造商:PLX Technology 工作电源电压: 最大工作温度: 安装风格:SMD/SMT 封装 / 箱体:FCBGA-1156 封装:Tray
XRT91L34IV 功能描述:计时器和支持产品 4CH OC12/STM4 OC3/STM1CDR RoHS:否 制造商:Micrel 类型:Standard 封装 / 箱体:SOT-23 内部定时器数量:1 电源电压-最大:18 V 电源电压-最小:2.7 V 最大功率耗散: 最大工作温度:+ 85 C 最小工作温度:- 40 C 封装:Reel
XRT91L34IVF 制造商:Exar Corporation 功能描述:CDR 51.84Mbps/155.52Mbps/622.08Mbps SONET/SDH 128-Pin LQFP 制造商:EXAR 功能描述:CDR 51.84Mbps/155.52Mbps/622.08Mbps SONET/SDH 128-Pin LQFP