参数资料
型号: 3336-52
厂商: Peregrine Semiconductor
文件页数: 13/13页
文件大小: 0K
描述: IC PLL INTEGER-N 3GHZ 48-QFN
标准包装: 1
系列: UltraCMOS™
类型: 预分频器,整数 N
PLL:
输入: 时钟
输出: 时钟
电路数: 1
比率 - 输入:输出: 1:1
差分 - 输入:输出: 是/是
频率 - 最大: 3GHz
除法器/乘法器: 是/无
电源电压: 2.85 V ~ 3.15 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 48-VFQFN 裸露焊盘
供应商设备封装: 48-QFN(7x7)
包装: 标准包装
其它名称: 1046-1014-6
Product Specification
PE3336
Document No. 70-0033-05
│ www.psemi.com
Page 9 of 13
2005-2011 Peregrine Semiconductor Corp. All rights reserved.
Inter-
face
Mode
Enh
Bmode
Smode
R5
R4
M8
M7
Pre_en
M6
M5
M4
M3
M2
M1
M0
R3
R2
R1
R0
A3
A2
A1
A0
Parallel
1
0
M2_WR rising edge load
M1_WR rising edge load
A_WR rising edge load
D3
D2
D1
D0
D7
D6
D5
D4
D3
D2
D1
D0
D7
D6
D5
D4
D3
D2
D1
D0
Serial*
1
0
1
B0
B1
B2
B3
B4
B5
B6
B7
B8
B9
B10
B11
B12
B13
B14
B15
B16
B17
B18
B19
Direct
1
X
0
Pre_en
M6
M5
M4
M3
M2
M1
M0
R3
R2
R1
R0
A3
A2
A1
A0
input is “low”, serial input data (Sdata input), B0 to
B7, are clocked serially into the enhancement
register on the rising edge of Sclk, MSB (B0) first.
The enhancement register is double buffered to
prevent inadvertent control changes during serial
loading, with buffer capture of the serially entered
data performed on the falling edge of E_WR
according to the timing diagram shown in Figure
5. After the falling edge of E_WR, the data provide
control bits as shown in Table 8 with bit
functionality enabled by asserting the
Enh input
“low”.
Direct Interface Mode
Direct Interface Mode is selected by setting the
Bmode input “high”.
Counter control bits are set directly at the pins as
shown in Table 7. In Direct Interface Mode, main
counter inputs M7 and M8, and R Counter inputs
R4 and R5 are internally forced low (“0”).
MSB (first in)
(last in) LSB
Table 7. Primary Register Programming
Table 8. Enhancement Register Programming
*Serial data clocked serially on Sclk rising edge while E_WR “low” and captured in secondary register on S_WR rising edge.
Interface
Mode
Enh
Bmode
Smode
Reserved
Power
down
Counter
load
MSEL
output
Prescaler
output
fc, fp OE
Parallel
0
X
0
E_WR rising edge load
D7
D6
D5
D4
D3
D2
D1
D0
Serial*
0
X
1
B0
B1
B2
B3
B4
B5
B6
B7
*Serial data clocked serially on Sclk rising edge while E_WR “high” and captured in the double buffer on E_WR falling edge.
MSB (first in)
(last in) LSB
Obsolete
Logo updated under non-rev change. Peregrine products are protected under one or more of the following U.S. Patents: http://patents.psemi.com
相关PDF资料
PDF描述
5P49EE602NLGI IC CLOCK GENERATOR 24QFN
5P49EE801NDGI IC CLOCK GENERATOR 28QFN
74ABT16240ADGG,518 IC INVERTER QUAD 4-INPUT 48TSSOP
74ABT16244ADGG,518 IC BUFF DVR TRI-ST 16BIT 48TSSOP
74ABT2240PW,118 IC INVERTER DUAL 4-INPUT 20TSSOP
相关代理商/技术参数
参数描述
33366 功能描述:CHUCK M DUTY KLESS 13MM 6JT JK13 制造商:apex tool group 系列:* 零件状态:在售 标准包装:1
333663-000 制造商:TE Connectivity 功能描述:44/0414-24-2CS1038 - Cable Rools/Shrink Tubing
333-670A 制造商:LG Corporation 功能描述:LEVERPOWER S/W (FK-670)
3336796001 制造商:TE Connectivity 功能描述:RBK-ESS-CROSS-10.0-X-8MM - Bulk
333682 制造商:n/a 功能描述:ERN1 S7K6B