参数资料
型号: ADE7754ARZ
厂商: Analog Devices Inc
文件页数: 13/44页
文件大小: 0K
描述: IC ENERGY METERING 3PHASE 24SOIC
标准包装: 31
输入阻抗: 370 千欧
测量误差: 0.1%
电压 - 高输入/输出: 2.4V
电压 - 低输入/输出: 0.8V
电流 - 电源: 7mA
电源电压: 4.75 V ~ 5.25 V
测量仪表类型: 3 相
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 24-SOIC(0.295",7.50mm 宽)
供应商设备封装: 24-SOIC W
包装: 管件
产品目录页面: 797 (CN2011-ZH PDF)
配用: EVAL-ADE7754EBZ-ND - BOARD EVALAUTION FOR ADE7754

ADE7754
In addition to the enable bits, the zero-crossing detection interrupt
of each phase is enabled/disabled by setting the ZXSEL bits of the
MMODE register (Address 0Bh) to Logic 1 or 0, respectively.
Zero-Crossing Timeout
Each zero-crossing detection has an associated internal timeout
register (not accessible to the user). This unsigned, 16-bit regis-
ter is decremented (1 LSB) every 384/CLKIN seconds. The
registers are reset to a common user programmed value (i.e.,
zero cross timeout register—ZXTOUT, Address 12h) every
time a zero crossing is detected on its associated input. The
default value of ZXTOUT is FFFFh. If the internal register
decrements to zero before a zero crossing at the corresponding
input is detected, it indicates an absence of a zero crossing in
the time determined by the ZXTOUT. The ZXTO detection
bit of the corresponding phase in the interrupt status register is
then switched on (Bits 4 to 6). An active low on the IRQ output
also appears if the SAG enable bit for the corresponding phase
in the interrupt enable register is set to Logic 1.
In addition to the enable bits, the zero-crossing timeout detec-
tion interrupt of each phase is enabled/disabled by setting the
The resolution of this register is 2.4 μ s/LSB when CLKIN =
10 MHz, which is 0.014% when the line frequency is 60 Hz.
When the line frequency is 60 Hz, the value of the period regis-
ter is approximately 6944d. The length of the register enables
the measurement of line frequencies as low as 12.7 Hz.
LINE VOLTAGE SAG DETECTION
The ADE7754 can be programmed to detect when the absolute
value of the line voltage of any phase drops below a certain peak
value for a number of half cycles. All phases of the voltage chan-
nel are controlled simultaneously. This condition is illustrated
in Figure 16.
V AP , V BP , OR V CP
FULL SCALE
SAGLVL[7:0]
SAG EVENT RESET
LOW WHEN VOLTAGE
CHANNEL EXCEEDS
SAGLVL[7:0]
ZXSEL bits of the MMODE register (Address 0Bh) to Logic 1
or Logic 0, respectively. When the zero-crossing timeout detection
is disabled by this method, the ZXTO flag of the corresponding
phase is switched on all the time.
Figure 15 shows the mechanism of the zero-crossing timeout
detection when the line voltage A stays at a fixed dc level for
SAG INTERRUPT
FLAG (BIT 1 TO
BIT 3 OF STATUS
REGISTER)
READ
RSTATUS
REGISTER
SAGCYC[7:0] = 06h
6 HALF CYCLES
more than CLKIN/384
16-BIT INTERNAL
REGISTER VALUE
ZXTOUT
VOLTAGE
CHANNEL A
ZXTOA
DETECTION BIT
ZXTOUT seconds.
Figure 16. SAG Detection
Figure 16 shows a line voltage falling below a threshold set in
the SAG level register (SAGLVL[7:0]) for nine half cycles.
Since the SAG cycle register indicates a six half-cycle thresh-
old (SAGCYC[7:0]=06h), the SAG event is recorded at the
end of the sixth half-cycle by setting the SAG flag of the corre-
sponding phase in the interrupt status register (Bits 1 to 3 in the
interrupt status register). If the SAG enable bit is set to Logic 1
for this phase (Bits 1 to 3 in the interrupt enable register), the
IRQ logic output goes active low. See the Interrupts section. All
the phases are compared to the same parameters defined in the
SAGLVL and SAGCYC registers.
SAG Level Set
The content of the SAG level register (one byte) is compared to
the absolute value of the most significant byte output from the
voltage channel ADC. Thus, for example, the nominal maximum
Figure 15. Zero-Crossing Timeout Detection
PERIOD MEASUREMENT
The ADE7754 also provides the period measurement of the
line voltage. The period is measured on the phase specified by
Bits 0 to 1 of the MMODE register. The period register is an
unsigned 15-bit register and is updated every period of the
selected phase. Bits 0 and 1 and Bits 4 to 6 of the MMODE
register select the phase for the period measurement; both
selections should indicate the same phase. The ZXSEL bits of
the MMODE register (Bits 4 to 6) enable the phases on which
the period measurement can be done. The PERDSEL bits
select the phase for period measurement within the phases
selected by the ZXSEL bits.
REV. 0
code from the voltage channel ADC with a full-scale signal is
28F5h. See the Voltage Channel ADC section.
Therefore, writing 28h to the SAG level register puts the SAG
detection level at full scale and sets the SAG detection to its
most sensitive value.
Writing 00h puts the SAG detection level at 0. The detection of
a decrease of an input voltage is in this case hardly possible.
The detection is made when the content of the SAGLVL
register is greater than the incoming sample.
PEAK DETECTION
The ADE7754 also can be programmed to detect when the
absolute value of the voltage or the current channel of one phase
exceeds a certain peak value. Figure 17 illustrates the behavior
of the peak detection for the voltage channel.
–13 –
相关PDF资料
PDF描述
MAX8631YETI+ IC LED DRVR WHITE BCKLGT 28-TQFN
EBC15DCMI-S288 CONN EDGECARD 30POS .100 EXTEND
ISL6605IRZ-T IC MOSFET DRVR SYNC BUCK 8-QFN
VI-J6F-CX-F1 CONVERTER MOD DC/DC 72V 75W
PX3511BDAG-R3 IC DRVR SYNC BUCK HF 8-SOIC
相关代理商/技术参数
参数描述
ADE7754ARZRL 功能描述:IC ENERGY METERING 3PHASE 24SOIC RoHS:是 类别:集成电路 (IC) >> PMIC - 能量测量 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:*
ADE7755 制造商:AD 制造商全称:Analog Devices 功能描述:Energy Metering IC with Pulse Output
ADE7755AARSRL 制造商:Analog Devices 功能描述:ENERGY METERING IC WITH P - Tape and Reel
ADE7755AN 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
ADE7755AN-REF 制造商:AD 制造商全称:Analog Devices 功能描述:Energy Metering IC with Pulse Output