参数资料
型号: ADSP-BF532SBBZ400
厂商: Analog Devices Inc
文件页数: 21/64页
文件大小: 0K
描述: IC DSP CTLR 16BIT 400MHZ 169-BGA
产品培训模块: Blackfin® Processor Core Architecture Overview
Blackfin® Device Drivers
Blackfin® Optimizations for Performance and Power Consumption
Blackfin® System Services
标准包装: 1
系列: Blackfin®
类型: 定点
接口: SPI,SSP,UART
时钟速率: 400MHz
非易失内存: ROM(1 kB)
芯片上RAM: 84kB
电压 - 输入/输出: 3.30V
电压 - 核心: 1.20V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 169-BBGA
供应商设备封装: 169-PBGA(19x19)
包装: 托盘
配用: ADZS-BF533-EZLITE-ND - KIT W/BOARD EVAL FOR ADSP-BF533
ADSP-BF531 / ADSP-BF532 / ADSP-BF533
The following three tables describe the voltage/frequency
requirements for the processor clocks. Take care in selecting
MSEL, SSEL, and CSEL ratios so as not to exceed the maximum
core clock ( Table 10 and Table 11 ) and system clock ( Table 13 )
specifications. Table 12 describes phase-locked loop operating
conditions.
Table 10. Core Clock (CCLK) Requirements—500 MHz, 533 MHz, and 600 MHz Models
Parameter
Internal Regulator Setting
Max
Unit
f CCLK
f CCLK
f CCLK
f CCLK
f CCLK
f CCLK
f CCLK
CCLK Frequency (V DDINT = 1.3 V Minimum) 1
CCLK Frequency (V DDINT = 1.2 V Minimum) 2
CCLK Frequency (V DDINT = 1.14 V Minimum) 3
CCLK Frequency (V DDINT = 1.045 V Minimum)
CCLK Frequency (V DDINT = 0.95 V Minimum)
CCLK Frequency (V DDINT = 0.85 V Minimum)
CCLK Frequency (V DDINT = 0.8 V Minimum)
1.30 V
1.25 V
1.20 V
1.10 V
1.00 V
0.90 V
0.85 V
600
533
500
444
400
333
250
MHz
MHz
MHz
MHz
MHz
MHz
MHz
1
2
3
Applies to 600 MHz models only. See Ordering Guide on Page 63 .
Applies to 533 MHz and 600 MHz models only. See Ordering Guide on Page 63 . 533 MHz models cannot support internal regulator levels above 1.25 V.
Applies to 500 MHz, 533 MHz, and 600 MHz models. See Ordering Guide on Page 63 . 500 MHz models cannot support internal regulator levels above 1.20 V.
Table 11. Core Clock (CCLK) Requirements—400 MHz Models 1
T J = 125°C
All 2 Other T J
Parameter
Internal Regulator Setting
Max
Max
Unit
f CCLK
f CCLK
f CCLK
f CCLK
f CCLK
CCLK Frequency (V DDINT = 1.14 V Minimum)
CCLK Frequency (V DDINT = 1.045 V Minimum)
CCLK Frequency (V DDINT = 0.95 V Minimum)
CCLK Frequency (V DDINT = 0.85 V Minimum)
CCLK Frequency (V DDINT = 0.8 V Minimum)
1.20 V
1.10 V
1.00 V
0.90 V
0.85 V
400
333
295
400
364
333
280
250
MHz
MHz
MHz
MHz
MHz
1
2
Table 12. Phase-Locked Loop Operating Conditions
Parameter
Min
Max
Unit
f VCO
Voltage Controlled Oscillator (VCO) Frequency
50
Max f CCLK
MHz
Table 13. System Clock (SCLK) Requirements
V DDEXT = 1.8 V
V DDEXT = 2.5 V/3.3 V
Parameter 1
Max
Max
Unit
CSP_BGA/PBGA
f SCLK
f SCLK
CLKOUT/SCLK Frequency (V DDINT ? 1.14 V)
CLKOUT/SCLK Frequency (V DDINT ? 1.14 V)
100
100
133
100
MHz
MHz
LQFP
f SCLK
f SCLK
CLKOUT/SCLK Frequency (V DDINT ? 1.14 V)
CLKOUT/SCLK Frequency (V DDINT ? 1.14 V)
100
83
133
83
MHz
MHz
1
t SCLK (= 1/f SCLK ) must be greater than or equal to t CCLK .
Rev. I
|
Page 21 of 64 |
August 2013
相关PDF资料
PDF描述
ADSP-BF542BBCZ-4A IC DSP 16BIT 400MHZ 400CSBGA
HBM12DRYN CONN EDGECARD 24POS DIP .156 SLD
RMA30DTBD-S273 CONN EDGECARD 60POS R/A .125 SLD
MAX6505UTP015+T IC TEMP SWITCH DL TRIP SOT23-6
RSA30DTAD-S273 CONN EDGECARD 60POS R/A .125 SLD
相关代理商/技术参数
参数描述
ADSP-BF532SBST-300 制造商:Analog Devices 功能描述:
ADSPBF532SBST400 制造商:Analog Devices 功能描述:
ADSP-BF532SBST400 制造商:Analog Devices 功能描述:DSP Fixed-Point 16-Bit 400MHz 400MIPS 176-Pin LQFP 制造商:Analog Devices 功能描述:IC MICROCOMPUTER 16-BIT
ADSP-BF532SBST-DAB 制造商:Analog Devices 功能描述:
ADSP-BF532SBSTZ400 功能描述:IC DSP CTLR 16BIT 400MHZ 176LQFP RoHS:是 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:Blackfin® 标准包装:40 系列:TMS320DM64x, DaVinci™ 类型:定点 接口:I²C,McASP,McBSP 时钟速率:400MHz 非易失内存:外部 芯片上RAM:160kB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:0°C ~ 90°C 安装类型:表面贴装 封装/外壳:548-BBGA,FCBGA 供应商设备封装:548-FCBGA(27x27) 包装:托盘 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA