参数资料
型号: EPF10K100EQI208-1DX
英文描述: ASIC
中文描述: 专用集成电路
文件页数: 41/120页
文件大小: 1901K
代理商: EPF10K100EQI208-1DX
Altera Corporation
27
FLEX 10KE Embedded Programmable Logic Family Data Sheet
FastTrack Interconnect Routing Structure
In the FLEX 10KE architecture, connections between LEs, EABs, and
device I/O pins are provided by the FastTrack Interconnect routing
structure, which is a series of continuous horizontal and vertical routing
channels that traverses the device. This global routing structure provides
predictable performance, even in complex designs. In contrast, the
segmented routing in FPGAs requires switch matrices to connect a
variable number of routing paths, increasing the delays between logic
resources and reducing performance.
The FastTrack Interconnect routing structure consists of row and column
interconnect channels that span the entire device. Each row of LABs is
served by a dedicated row interconnect. The row interconnect can drive
I/O pins and feed other LABs in the row. The column interconnect routes
signals between rows and can drive I/O pins.
Row channels drive into the LAB or EAB local interconnect. The row
signal is buffered at every LAB or EAB to reduce the effect of fan-out on
delay. A row channel can be driven by an LE or by one of three column
channels. These four signals feed dual 4-to-1 multiplexers that connect to
two specific row channels. These multiplexers, which are connected to
each LE, allow column channels to drive row channels even when all eight
LEs in a LAB drive the row interconnect.
Each column of LABs or EABs is served by a dedicated column
interconnect. The column interconnect that serves the EABs has twice as
many channels as other column interconnects. The column interconnect
can then drive I/O pins or another row’s interconnect to route the signals
to other LABs or EABs in the device. A signal from the column
interconnect, which can be either the output of a LE or an input from an
I/O pin, must be routed to the row interconnect before it can enter a LAB
or EAB. Each row channel that is driven by an IOE or EAB can drive one
specific column channel.
Access to row and column channels can be switched between LEs in
adjacent pairs of LABs. For example, a LE in one LAB can drive the row
and column channels normally driven by a particular LE in the adjacent
LAB in the same row, and vice versa. This flexibility enables routing
resources to be used more efficiently (see Figure 13).
相关PDF资料
PDF描述
EPF10K100EQI208-2 Field Programmable Gate Array (FPGA)
EPF10K100EQI208-2DX ASIC
EPF10K100EQI208-3DX ASIC
EPF10K130EBC600-1X Field Programmable Gate Array (FPGA)
EPF10K130EBC600-2 Field Programmable Gate Array (FPGA)
相关代理商/技术参数
参数描述
EPF10K100EQI208-2 功能描述:FPGA - 现场可编程门阵列 FPGA - Flex 10K 624 LABs 147 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EPF10K100EQI208-2DX 制造商:未知厂家 制造商全称:未知厂家 功能描述:ASIC
EPF10K100EQI208-3DX 制造商:未知厂家 制造商全称:未知厂家 功能描述:ASIC
EPF10K100EQI240-1DX 制造商:未知厂家 制造商全称:未知厂家 功能描述:ASIC
EPF10K100EQI240-2DX 制造商:未知厂家 制造商全称:未知厂家 功能描述:ASIC