参数资料
型号: EPM2210GF324A5N
厂商: ALTERA CORP
元件分类: PLD
英文描述: FLASH PLD, PBGA324
封装: 19 X 19 MM, 1 MM PITCH, LEAD FREE, FBGA-324
文件页数: 72/108页
文件大小: 1342K
代理商: EPM2210GF324A5N
4–6
Core Version a.b.c variable
Altera Corporation
MAX II Device Handbook, Volume 1
December 2007
Power-On Reset Circuitry
Figure 4–4. ESD Protection During Negative Voltage Zap
Power-On Reset
Circuitry
MAX II devices have POR circuits to monitor VCCINT and VCCIO voltage
levels during power-up. The POR circuit monitors these voltages,
triggering download from the non-volatile configuration flash memory
(CFM) block to the SRAM logic, maintaining tri-state of the I/O pins
(with weak pull-up resistors enabled) before and during this process.
When the MAX II device enters user mode, the POR circuit releases the
I/O pins to user functionality. The POR circuit of the MAX II (except
MAX IIZ) device continues to monitor the VCCINT voltage level to detect a
brown-out condition. The POR circuit of the MAX IIZ device does not
monitor the VCCINT voltage level after the device enters into user mode.
More details are provided in the following sub-sections.
Power-Up Characteristics
When power is applied to a MAX II device, the POR circuit monitors
VCCINT and begins SRAM download at an approximate voltage of 1.7 V or
1.55 V for MAX IIG and MAX IIZ devices. From this voltage reference,
SRAM download and entry into user mode takes 200 to 450 s maximum,
depending on device density. This period of time is specified as tCONFIG in
the power-up timing section of the DC and Switching Characteristics
chapter in the MAX II Device Handbook.
I/O
Gate
Drain
PMOS
NMOS
Source
GND
N+
P-Substrate
G
S
D
相关PDF资料
PDF描述
EPM7064BFC100-3 EE PLD, 3.5 ns, PBGA100
EPM7064BFC100-5 EE PLD, 3.5 ns, PBGA100
EPM7064BFC100-7 EE PLD, 3.5 ns, PBGA100
EPM7064BTC100-3 EE PLD, 3.5 ns, PQFP100
EPM7064BTC100-5 EE PLD, 3.5 ns, PQFP100
相关代理商/技术参数
参数描述
EPM2210GF324C3 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM2210GF324C3N 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM2210GF324C4 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM2210GF324C4N 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100
EPM2210GF324C5 功能描述:CPLD - 复杂可编程逻辑器件 CPLD - MAX II 1700 Macro 272 IO RoHS:否 制造商:Lattice 系列: 存储类型:EEPROM 大电池数量:128 最大工作频率:333 MHz 延迟时间:2.7 ns 可编程输入/输出端数量:64 工作电源电压:3.3 V 最大工作温度:+ 90 C 最小工作温度:0 C 封装 / 箱体:TQFP-100