参数资料
型号: GS8342QT10BGD-300T
厂商: GSI TECHNOLOGY
元件分类: SRAM
英文描述: 4M X 9 QDR SRAM, 0.45 ns, PBGA165
封装: 13 X 15 MM, 1 MM PITCH, FPBGA-165
文件页数: 16/30页
文件大小: 306K
代理商: GS8342QT10BGD-300T
Preliminary
GS8342QT07/10/19/37BD-357/333/300/250/200
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.00 5/2011
23/30
2011, GSI Technology
Tap Controller Instruction Set
Overview
There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific
(Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be
implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load
address, data or control signals into the RAM or to preload the I/O buffers.
When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01.
When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired
instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the
TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this
device is listed in the following table.
JTAG Tap Controller State Diagram
Instruction Descriptions
BYPASS
When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This
occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facili-
tate testing of other devices in the scan path.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is
Select DR
Capture DR
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
Select IR
Capture IR
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
Test Logic Reset
Run Test Idle
0
1
0
1
0
1
0
1
0
1
0
1
0
1
11
1
相关PDF资料
PDF描述
GS8342TT06BGD-500T 4M X 8 DDR SRAM, 0.45 ns, PBGA165
GS841Z36CGT-166IT 128K X 36 ZBT SRAM, 7 ns, PQFP100
GS842Z18CB-250T 256K X 18 ZBT SRAM, 5.5 ns, PBGA119
GS8641ZV18GE-200 4M X 18 ZBT SRAM, 7.5 ns, PBGA165
GS8644Z18GE-225T 4M X 18 ZBT SRAM, 6.5 ns, PBGA165
相关代理商/技术参数
参数描述
GS8342R08AE-167 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 36MBIT 4MX8 0.5NS 165FPBGA - Trays
GS8342R08AE-167I 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 36MBIT 4MX8 0.5NS 165FPBGA - Trays
GS8342R08AE-200 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 36MBIT 4MX8 0.45NS 165FPBGA - Trays
GS8342R08AE-200I 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 36MBIT 4MX8 0.45NS 165FPBGA - Trays
GS8342R08AE-250 制造商:GSI Technology 功能描述:SRAM SYNC SGL 1.8V 36MBIT 4MX8 0.45NS 165FPBGA - Trays