参数资料
型号: LMX2364TMX/NOPB
厂商: NATIONAL SEMICONDUCTOR CORP
元件分类: PLL合成/DDS/VCOs
英文描述: PLL FREQUENCY SYNTHESIZER, 2600 MHz, PDSO24
封装: TSSOP-24
文件页数: 30/39页
文件大小: 694K
代理商: LMX2364TMX/NOPB
Supplemental Information (Continued)
3.3 DETERMINING THE THEORETICAL LOCK TIME
IMPROVEMENT AND FASTLOCK RESISTOR, R2
The loop bandwidth multiplier, K, is necessary in order to
determine the theoretical impact of FastLock/CSR on the
loop bandwidth and also which resistor should be switched
in parallel with the loop filter resistor R2. K = K_Kphi x
K_Fcomp where K is the loop gain multiplier K_Kphi and
K_Fcomp are the ratio of the FastLock currents and com-
parison frequencies to their steady state conditions. Note
that this should always be greater than or equal to one.
K_Fcomp is the ratio of the FastLock comparison frequency
to the steady state comparison frequency. If this ratio is less
than one, this implies that the CSR is being used.
When K is greater than one, is necessary to switch a Fast-
Lock resistor, R2’, in parallel with R2 in order to keep the
loop filter optimized and maintain the same phase margin.
After the PLL has achieved a frequency that is sufficiently
close to the desired frequency, the resistor R2’ is disengaged
and the charge pump current is and comparison frequency
are returned to normal. Of special concern is the glitch that is
caused when the resistor R2’ is disengaged. This glitch can
take up a significant portion of the lock time. The LMX2364
has enhanced switching circuitry to minimize this glitch and
therefore improve the lock time.
20050640
The change in loop bandwidth is dependent upon the loop
gain multiplier, K. The theoretical improvement in lock time is
given below, but the actual improvement will be less than this
due to the glitch that is caused by disengaging FastLock.
The theoretical improvement is given to show an upper
bound on what improvement is possible with FastLock. In
the case that K < 1, this implies the CSR is being engaged
and that the theoretical lock time will be degraded. However,
since this mode reduces or eliminates cycle slipping, the
actual lock time may be better in cases where the loop
bandwidth is small relative to the comparison frequency.
Realize that the theoretical lock time multiplier does not
account for the FastLock/CSR disengagement glitch, which
is most severe for larger values of K.
Loop Gain Multiplier,
K
FastLock Loop
Bandwidth/Steady
State Loop
R2’ Value
Theoretical Lock
Time Multiplier
1:8*
0.35
open
x 2.828
1:4*
0.50
open
x 2.000
1:2*
0.71
open
x 1.414
1:1
1.00
open
x 1.000
2:1
1.41
R2/0.41
x 0.707
4:1
2.00
R2
x 0.500
8:1
2.83
R2/1.83
x 0.354
16:1
4.00
R2/3.00
x 0.250
K:1
1/
* These modes of operation are generally not recommended
3.4 USING FASTLOCK AND CSR TO AVOID CYCLE
SLIPPING
In the case that the comparison frequency is very large ( ie.
70x)ofthe loop bandwidth, cycle slipping may occur when
an instantaneous phase error is presented to the phase
detector. This can be reduced by increasing the loop band-
width during frequency aquisition, decreasing the compari-
son frequency during frequency acquisition, or some combi-
nation of the these. If increasing the loop bandwidth during
frequency acquisition is not sufficient to reduce cycle slip-
ping, the LMX2364 also has a routine to decrease the com-
parison frequency.
LMX2364
www.national.com
36
相关PDF资料
PDF描述
LMX2372MDC PLL FREQUENCY SYNTHESIZER, 1200 MHz, UUC
LMX2531LQ1500EX PLL FREQUENCY SYNTHESIZER, 80 MHz, QCC36
LMZ12003EXTTZX SWITCHING REGULATOR, 1000 kHz SWITCHING FREQ-MAX, PSSO7
LMZ12003EXTTZ SWITCHING REGULATOR, 1000 kHz SWITCHING FREQ-MAX, PSSO7
LMZ12003EXTTZE SWITCHING REGULATOR, 1000 kHz SWITCHING FREQ-MAX, PSSO7
相关代理商/技术参数
参数描述
LMX2370 制造商:NSC 制造商全称:National Semiconductor 功能描述:PLLatinum⑩ Dual Frequency Synthesizer for RF Personal Communications
LMX2370SLBX 功能描述:IC FREQ SYNTH DUAL 24LAMINATECSP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:PLLatinum™ 标准包装:39 系列:- 类型:* PLL:带旁路 输入:时钟 输出:时钟 电路数:1 比率 - 输入:输出:1:10 差分 - 输入:输出:是/是 频率 - 最大:170MHz 除法器/乘法器:无/无 电源电压:2.375 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:* 封装/外壳:* 供应商设备封装:* 包装:*
LMX2370SLDX 功能描述:IC FREQ SYNTH DUAL 24LAMINATECSP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:PLLatinum™ 标准包装:39 系列:- 类型:* PLL:带旁路 输入:时钟 输出:时钟 电路数:1 比率 - 输入:输出:1:10 差分 - 输入:输出:是/是 频率 - 最大:170MHz 除法器/乘法器:无/无 电源电压:2.375 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:* 封装/外壳:* 供应商设备封装:* 包装:*
LMX2370TM 功能描述:IC FREQ SYNTH DL 2.5GHZ 20TSSOP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:PLLatinum™ 标准包装:39 系列:- 类型:* PLL:带旁路 输入:时钟 输出:时钟 电路数:1 比率 - 输入:输出:1:10 差分 - 输入:输出:是/是 频率 - 最大:170MHz 除法器/乘法器:无/无 电源电压:2.375 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:* 封装/外壳:* 供应商设备封装:* 包装:*
LMX2370TMX 功能描述:IC FREQ SYNTH DL 2.5GHZ 20-TSSOP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:PLLatinum™ 标准包装:39 系列:- 类型:* PLL:带旁路 输入:时钟 输出:时钟 电路数:1 比率 - 输入:输出:1:10 差分 - 输入:输出:是/是 频率 - 最大:170MHz 除法器/乘法器:无/无 电源电压:2.375 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:* 封装/外壳:* 供应商设备封装:* 包装:*