参数资料
型号: LTC4252A-2IMS
厂商: Linear Technology
文件页数: 16/36页
文件大小: 328K
描述: IC CTRLR HOTSWAP NEG VOLT 10MSOP
标准包装: 50
类型: 热交换控制器
应用: 通用
内部开关:
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 10-TFSOP,10-MSOP(0.118",3.00mm 宽)
供应商设备封装: 10-MSOP
包装: 管件
LTC4252-1/LTC4252-2
LTC4252A-1/LTC4252A-2
16
425212fe
For more information www.linear.com/LTC4252-1
applicaTions inForMaTion
conditions are met. A high-to-low transition in the UV
comparator immediately shuts down the LTC4252, pulls
the MOSFET gate low and resets the latched PWRGD high.
Overvoltage conditions detected by the OV compara-
tor will also pull GATE low, thereby shutting down the
load. However, it will not reset the circuit breaker TIMER,
PWRGD flag or shutdown cooling timer. Returning the
supply voltage to an acceptable range restarts the GATE
pin if all the interlock conditions except TIMER are met.
Only during the initial timing cycle does an OV condition
reset the TIMER.
DRAIN
Connecting an external resistor, R
D
, to the dual function
DRAIN pin allows V
OUT
 sensing* without it being dam-
aged by large voltage transients. Below 5V , negligible pin
leakage allows a DRAIN low comparator to detect V
OUT
 
less than 2.385V (V
DRNL
). This condition, together with
the GATE low comparator, sets the PWRGD flag.
If V
OUT
 > V
DRNCL
, the DRAIN pin is clamped at about
V
DRNCL
 and the current flowing in R
D
 is given by:
 
I
DRN
H
V
OUT
-V
DRNCL
R
D
 
(1)
This current is scaled up 8 times during a circuit breaker
fault and is added to the nominal 230礎 TIMER current.
This accelerates the fault TIMER pull-up when the MOS-
FETs drain-source voltage exceeds V
DRNCL
 and effectively
shortens the MOSFET heating duration.
TIMER
The operation of the TIMER pin is somewhat complex as
it handles several key functions. A capacitor C
T
 is used at
TIMER to provide timing for the LTC4252. Four different
charging and discharging modes are available at TIMER:
1) A 5.8礎 slow charge; initial timing and shutdown cool-
ing delay.
2) A (230礎 + 8 " I
DRN
) fast charge; circuit breaker delay.
3) A 5.8礎 slow discharge; circuit breaker cool off and
shutdown cooling.
4) Low impedance switch; resets the TIMER capacitor
after an initial timing delay, in UVLO, in UV and in OV
during initial timing.
For initial start-up, the 5.8礎 pull-up is used. The low
impedance switch is turned off and the 5.8礎 current
source is enabled when the interlock conditions are met.
C
T
 charges to 4V in a time period given by:
 
t=
4V"C
T
5.8礎
 
(2)
When C
T
 reaches 4V (V
TMRH
), the low impedance switch
turns on and discharges C
T
. A GATE start-up cycle begins
and both SS and GATE are released.
CIRCUIT BREAKER TIMER OPERATION
If the SENSE pin detects more than a 50mV drop across
R
S
, the TIMER pin charges C
T
 with (230礎 + 8 " I
DRN
). If
C
T
 charges to 4V , the GATE pin pulls low and the LTC4252-1
latches off while the LTC4252-2 starts a shutdown cooling
cycle. The LTC4252-1 remains latched off until the UV
pin is momentarily pulsed low or TIMER is momentarily
discharged low by an external switch or V
IN
 dips below
UVLO and is then restored. The circuit breaker timeout
period is given by:
 
t=
4V"C
T
230礎+8"I
DRN
 
(3)
If V
OUT
< 5V , an internal PMOS device isolates any DRAIN
pin leakage current, making I
DRN
= 0礎 in Equation (3).
If V
OUT
 > V
DRNCL
during the circuit breaker fault period,
the charging of C
T
 accelerates by 8 " I
DRN
 of Equation (1).
Intermittent overloads may exceed the 50mV threshold at
SENSE, but, if their duration is sufficiently short, TIMER
will not reach 4V and the LTC4252 will not shut the external
MOSFET off. To handle this situation, the TIMER discharges
C
T
 slowly with a 5.8礎 pull-down whenever the SENSE
voltage is less than 50mV . Therefore, any intermittent
overload with V
OUT
> 5V and an aggregate duty cycle of
*V
OUT
 as viewed by the MOSFET; i.e., V
DS
.
相关PDF资料
PDF描述
GCJ216R72A152KA01D CAP CER 1500PF 100V 10% X7R 0805
F152K43Y5RN6TJ5R CAP CER 1500PF 1KV 10% RADIAL
MAX5024SASA+T IC REG LDO 3.3V/ADJ .15A 8-SOIC
VE-J1N-CW-B1 CONVERTER MOD DC/DC 18.5V 100W
F102K39Y5RN6TJ7R CAP CER 1000PF 1KV 10% RADIAL
相关代理商/技术参数
参数描述
LTC4252A-2IMS#PBF 功能描述:IC CNTRLR HOTSWAP NEGVOLT 10MSOP RoHS:是 类别:集成电路 (IC) >> PMIC - 热交换 系列:- 产品培训模块:Obsolescence Mitigation Program 标准包装:100 系列:- 类型:热插拔开关 应用:通用 内部开关:是 电流限制:可调 电源电压:9 V ~ 13.2 V 工作温度:-40°C ~ 150°C 安装类型:表面贴装 封装/外壳:10-WFDFN 裸露焊盘 供应商设备封装:10-TDFN-EP(3x3) 包装:管件
LTC4252A-2IMS#TR 功能描述:IC CTRLR HOTSWAP NEG VOLT 10MSOP RoHS:否 类别:集成电路 (IC) >> PMIC - 热交换 系列:- 产品培训模块:Obsolescence Mitigation Program 标准包装:100 系列:- 类型:热插拔开关 应用:通用 内部开关:是 电流限制:可调 电源电压:9 V ~ 13.2 V 工作温度:-40°C ~ 150°C 安装类型:表面贴装 封装/外壳:10-WFDFN 裸露焊盘 供应商设备封装:10-TDFN-EP(3x3) 包装:管件
LTC4252A-2IMS#TRPBF 功能描述:IC CNTRLR HOTSWAP NEGVOLT 10MSOP RoHS:是 类别:集成电路 (IC) >> PMIC - 热交换 系列:- 产品培训模块:Obsolescence Mitigation Program 标准包装:100 系列:- 类型:热插拔开关 应用:通用 内部开关:是 电流限制:可调 电源电压:9 V ~ 13.2 V 工作温度:-40°C ~ 150°C 安装类型:表面贴装 封装/外壳:10-WFDFN 裸露焊盘 供应商设备封装:10-TDFN-EP(3x3) 包装:管件
LTC4252A-2IMSPBF 制造商:LINER 制造商全称:Linear Technology 功能描述:Negative Voltage Hot Swap Controllers
LTC4252A-2IMSTR 制造商:LINER 制造商全称:Linear Technology 功能描述:Negative Voltage Hot Swap Controllers