参数资料
型号: PE33631MLIAA
厂商: PEREGRINE SEMICONDUCTOR CORP
元件分类: PLL合成/DDS/VCOs
英文描述: PHASE DETECTOR, QCC64
封装: 9 X 9 MM, GREEN, QFN-64
文件页数: 14/16页
文件大小: 295K
代理商: PE33631MLIAA
Advance Information
PE33631
Document No. 70-0291-01
│ www.psemi.com
2009 Peregrine Semiconductor Corp. All rights reserved.
Page 7 of 16
Table 6. AC Characteristics
VDD = 3.30 V -40°C < TA < 85°C, Unless otherwise specified
Note 1:
fclk is verified during the functional pattern test. Serial programming sections of the functional pattern are clocked at 10 MHz to verify fclk
specification.
Note 2:
CMOS logic levels can be used to drive reference input if DC coupled. Voltage input needs to be a minimum of 0.5 Vp-p. For optimum phase
noise performance, the reference input falling edge rate should be faster than 80mV/ns.
Note 3:
Parameter is guaranteed through characterization only and is not tested.
Note 4:
Parameter below are not tested for die sales. These parameters are verified during the element
Symbol
Parameter
Conditions
Min
Typ
Max
Units
Control Interface and Latches (see Figures 3, 4)
fClk
Serial data clock frequency
(Note 1)
10
MHz
tClkH
Serial clock HIGH time
30
ns
tClkL
Serial clock LOW time
30
ns
tDSU
Sdata set-up time to Sclk rising edge
10
ns
tDHLD
Sdata hold time after Sclk rising edge
10
ns
tPW
S_WR pulse width
30
ns
tCWR
Sclk rising edge to S_WR rising edge
30
ns
tCE
Sclk falling edge to E_WR transition
30
ns
tWRC
S_WR falling edge to Sclk rising edge
30
ns
tEC
E_WR transition to Sclk rising edge
30
ns
Main Divider (Including Prescaler) (Note 4)
PFin
Input level range
External AC coupling
275 MHz
≤ Freq ≤ 3200MHz
-5
5
dBm
External AC coupling
3.2 GHz < Freq
≤ 3.5 GHz
3.15 V
≤ VDD ≤ 3.45 V
0
5
dBm
Main Divider (Prescaler Bypassed) (Note 4)
Fin
Operating frequency
50
300
MHz
PFin
Input level range
External AC coupling
-5
5
dBm
Reference Divider
fr
Operating frequency
(Note 3)
100
MHz
Pfr
Reference input power (Note 2)
Single ended input
-2
dBm
Phase Detector
fc
Comparison frequency
(Note 3)
50
MHz
SSB Phase Noise (Fin = 1.9 GHz, fr = 20 MHz, fc = 20 MHz, LBW = 50 kHz, VDD = 3.3 V, Temp = 25
° C) (Note 4)
ΦN
Phase Noise
100 Hz Offset
-89
dBc/Hz
ΦN
Phase Noise
1 kHz Offset
-96
dBc/Hz
ΦN
Phase Noise
10 kHz Offset
-101
dBc/Hz
SSB Phase Noise (Fin = 1.9 GHz, fr = 20 MHz, fc = 20 MHz, LBW = 50 kHz, VDD = 3.0 V, Temp = 25
° C) (Note 4)
ΦN
Phase Noise
100 Hz Offset
-84
dBc/Hz
ΦN
Phase Noise
1 kHz Offset
-92
dBc/Hz
ΦN
Phase Noise
10 kHz Offset
-100
dBc/Hz
相关PDF资料
PDF描述
PE33631MLIAA-Z PHASE DETECTOR, QCC64
PG001M STEPPER MOTOR CONTROLLER, 0.015 A, PDIP16
PGA308AIDRKR SPECIALTY ANALOG CIRCUIT, PQCC10
PGA308AIDRKT SPECIALTY ANALOG CIRCUIT, PQCC10
PGA308AIDGSRG4 SPECIALTY ANALOG CIRCUIT, PDSO10
相关代理商/技术参数
参数描述
PE3364 制造商:PASTERNACK 制造商全称:Pasternack Enterprises, Inc. 功能描述:CABLE ASSEMBLY RG223/U BNC FEMALE TO BNC FEMALE
PE33641 制造商:PASTERNACK 制造商全称:Pasternack Enterprises, Inc. 功能描述:CABLE ASSEMBLY RG58C/U SMC PLUG TO SMC PLUG TO SMC PLUG
PE33645LF 制造商:PASTERNACK 制造商全称:Pasternack Enterprises, Inc. 功能描述:CABLE ASSEMBLY RG142B/U SMC PLUG RIGHT ANGLE TO SMC PLUG RIGHT ANGLE(LEAD FREE)
PE33646 制造商:PASTERNACK 制造商全称:Pasternack Enterprises, Inc. 功能描述:CABLE ASSEMBLY PE-B150 75 OHM SMC PLUG TO 75 OHM BNC MALE
PE33646LF 制造商:PASTERNACK 制造商全称:Pasternack Enterprises, Inc. 功能描述:CABLE ASSEMBLY PE-B150 75 OHM SMC PLUG TO 75 OHM BNC MALE