参数资料
型号: PM4314-RI
厂商: PMC-SIERRA INC
元件分类: 数字传输电路
英文描述: QUAD T1/E1 LINE INTERFACE DEVICE
中文描述: DATACOM, PCM TRANSCEIVER, PQFP128
封装: PLASTIC, QFP-128
文件页数: 132/170页
文件大小: 823K
代理商: PM4314-RI
PM4314 QDSX
DATA SHEET
PMC-950857
ISSUE 5
QUAD T1/E1 LINE INTERFACE DEVICE
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
120
2. Read the XPLS CODE Indirect Data register (register 02FH, 06FH, 0AFH,
0EFH). This returns the code contents of the desired code register.
12.2 Using the Digital Jitter Attenuator
The key to using DJAT lies in selecting the appropriate divisors for the phase
comparison between the selected reference clock and the generated "jitter-free"
clock.
Default Application
Upon reset, the QDSX default condition provides jitter attenuation with the "jitter-
free" clock referenced to the transmit clock TCLKI[X]. The DJAT SYNC bit is also
logic 1 by default. DJAT is configured to divide its input clock rate, TCLKI[X], and
its output "jitter-free" clock rate, both by 48, which is the maximum length of the
FIFO. These divided down clock rates are then used by the phase comparator to
update the DJAT DPLL. The phase delay between TCLKI[X] and the "jitter-free"
clock is synchronized to the physical data delay through the FIFO. For example, if
the phase delay between TCLKI[X] and the "jitter-free" clock is 12 UI (unit
intervals), the FIFO will be forced to lag its output data 12 bits from its input data.
The default mode works well with TCLKI[X] at 1.544MHz for T1 operation format
or at 2.048MHz for E1 operation format.
Data Burst Application
In applications where TCLKI[X] works at a higher than nominal instantaneous
rate (but with gapping to provide the same nominal rate over time), a few factors
must be considered to adequately filter the resultant "jitter-free" clock into a
smooth 1.544MHz or 2.048MHz clock. The magnitude of the phase shifts in the
incoming bursty data are too large to be properly attenuated by the PLL alone.
However, the magnitudes, and the frequency components of these phase shifts
are known, and are most often multiples of 8 kHz.
In this situation, the input clock to DJAT is a gapped bursty clock. The phase
shifts of the input clock with respect to the generated "jitter-free" clock in this
case are large, but when viewed over a longer period, such as a frame, there is
little net phase shift. Therefore, by choosing the divisors appropriately, the large
phase shifts can be filtered out, leaving a stable reference for the DPLL to lock
onto. In this application, the N1 and N2 divisors should be changed to C0H (i.e.
divisors of 193 for T1 applications) or FFH (i.e. divisors of 256 for E1
相关PDF资料
PDF描述
PM4318 OCTAL E1/T1/J1 LINE INTERFACE DEVICE
PM4318-BI OCTAL E1/T1/J1 LINE INTERFACE DEVICE
PM4319 OCTAL T1/E1/J1 Short Haul Line Interface Device
PM4325 Octal Short Haul T1/E1/J1 Low Latency Transport Line Interface
PM4328 Ultraframer DS3/E3/DS2/E2/DS1/E1/DS0
相关代理商/技术参数
参数描述
PM43-150M 功能描述:固定电感器 15uH 20% RoHS:否 制造商:AVX 电感:10 uH 容差:20 % 最大直流电流:1 A 最大直流电阻:0.075 Ohms 工作温度范围:- 40 C to + 85 C 自谐振频率:38 MHz Q 最小值:40 尺寸:4.45 mm W x 6.6 mm L x 2.92 mm H 屏蔽:Shielded 端接类型:SMD/SMT 封装 / 箱体:6.6 mm x 4.45 mm
PM43-150M-RC 功能描述:固定电感器 15uH 20% RoHS:否 制造商:AVX 电感:10 uH 容差:20 % 最大直流电流:1 A 最大直流电阻:0.075 Ohms 工作温度范围:- 40 C to + 85 C 自谐振频率:38 MHz Q 最小值:40 尺寸:4.45 mm W x 6.6 mm L x 2.92 mm H 屏蔽:Shielded 端接类型:SMD/SMT 封装 / 箱体:6.6 mm x 4.45 mm
PM4318 制造商:PMC 制造商全称:PMC 功能描述:OCTAL E1/T1/J1 LINE INTERFACE DEVICE
PM43-180M 功能描述:固定电感器 18 UH 4X4.5X3.2 MM RoHS:否 制造商:AVX 电感:10 uH 容差:20 % 最大直流电流:1 A 最大直流电阻:0.075 Ohms 工作温度范围:- 40 C to + 85 C 自谐振频率:38 MHz Q 最小值:40 尺寸:4.45 mm W x 6.6 mm L x 2.92 mm H 屏蔽:Shielded 端接类型:SMD/SMT 封装 / 箱体:6.6 mm x 4.45 mm