
PRELIMINARY
INVERSE MULTIPLEXING OVER ATM
PM7340 S/UNI-IMA-8
DATA SHEET
PMC-2001723
ISSUE 3
INVERSE MULTIPLEXING OVER ATM
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
118
11.4 SDRAM Configuration and Diagnostic access
Register 0x040: SDRAM Configuration
Bit
Type
Function
Default
15:12
Unused
0
11:1
R/W
REF_RATE [10:0]
0
0
R/W
SDRAM_EN
0
This register configures and enables the SDRAM interface.
SDRAM_EN
The SDRAM_EN enables the SDRAM interface. A transition from 0 to 1 starts
the SDRAM initialization procedure; this procedure takes 70 SYSCLK cycles.
Note that no other SDRAM accesses are allowed during this period.
This SDRAM_EN is provided to ensure that the power-up of the SDRAM is
completed before the initialization sequence is applied. The power-up time is
controlled by SDRAM_EN. Typically, this must be at least 200 us. When
SDRAM_EN = ‘0’, no SDRAM accesses will take place and the chip will not
operate properly.
0) SDRAM accesses are disabled
1) SDRAM accesses are enabled
REF_RATE[10:0]
Defines the SYSCLK divide-down factor to determine the SDRAM refresh
rate. The REF_RATE must be configured prior to setting the SDRAM_EN. A
zero value will effectively disable refresh.
For Example, if the SDRAM requires 4K refreshes in 64 ms with a SYSCLK of
50 MHz, the REF_RATE should be programmed to:
(
)
D
x
ms
MHZ
period
time
(
refresh
of
Clk
Sys
RATE
REF
30
0
781
64
4096
50
)
_
)
_
_
(#
_
_
=
=
=
=