参数资料
型号: QL3004
厂商: QuickLogic Corp.
英文描述: pASIC 3 FPGA Family High Performance and High Density with Low Cost and Complete Flexibiltiy(具有低成本和充分灵活性的高性能和高密度的pASIC 3现场可编程门阵列)
中文描述: 帕希奇3 FPGA系列高性能与高密度的低成本和完整Flexibiltiy(具有低成本和充分灵活性的高性能和高密度的帕希奇3现场可编程门阵列)
文件页数: 8/10页
文件大小: 254K
代理商: QL3004
8
Preliminary
7-8
pASIC 3 FPGA
TM
Family
on design constraints and connectivity) to ensure the
optimum speed/density combination.
The pASIC 3 Family is based on a 0.35 micron high-
volume CMOS fabrication process with the ViaLink
programmable-via antifuse technology inserted
between the metal deposition steps. The ViaLink ele-
ment exists in one of two states: a highly resistive
unprogrammed OFF state and the low impedance,
programmed ON state. Programmed ViaLink ele-
ments connect the outputs of one logic cell to the
inputs of other logic cells directly or in combination
with other links. An unprogrammed link experiences
a worst case voltage equal to VCC biased across its
terminals. A programmed link carries A.C. current
caused by charging and discharging of device and
interconnect capacitances during switching. No D.C.
current flows through either a programmed or an
unprogrammed link during operation as a logic
device.
Studies of test structures and complete pASIC
devices have shown that an unprogrammed link
under VCC bias remains in the unprogrammed state
over time. Similar tests on programmed links under
current bias exhibit the same stability. These tests
indicate that the long term reliability of the combined
CMOS and ViaLink structure is similar to that of the
base CMOS process. For further details, contact
QuickLogic.
Propagation delays depend on routing, fanout, load
capacitance, supply voltage, junction temperature,
and process variation. The AC Characteristics in
each individual device data sheet are a design guide
to provide initial timing estimates at nominal condi-
tions. Worst case estimates are obtained when nomi-
nal propagation delays are multiplied by the
appropriate Delay Factor, K, as specified in the Delay
Factor table (Operating Range). The QuickWorks-
Lite/QuickTools/QuickWorks software incorporates
data sheet AC Characteristics into the design data-
base for pre-place-and-route timing analysis. The
SpDE Delay Modeler extracts specific timing parame-
ters for precise path analysis or simulation results fol-
lowing place and route.
The following diagrams provide timing models for
several of the most common paths in the devices.
These models can be used with the
"K Factor" and "AC Characteristics" information (in
the individual device data sheets) to estimate timing.
相关PDF资料
PDF描述
QL3012 pASIC3 FPGA Combining High Performance and High Density(高性能和高密度相结合的pASIC3现场可编程门阵列)
QL3040 pASIC3 FPGA Combining High Performance and High Density(高性能和高密度相结合的pASIC3现场可编程门阵列)
QL3060 pASIC3 FPGA Combining High Performance and High Density(高性能和高密度相结合的pASIC3现场可编程门阵列)
QL3025 pASIC3 FPGA Combining High Performance and High Density(高性能和高密度相结合的pASIC3现场可编程门阵列)
QL4009-3PF84C CONV DC/DC 10W DUL 5V +-12V PCB
相关代理商/技术参数
参数描述
QL3012 制造商:未知厂家 制造商全称:未知厂家 功能描述:60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density
QL3012-0PF100C 制造商:未知厂家 制造商全称:未知厂家 功能描述:Field Programmable Gate Array (FPGA)
QL3012-0PF100C-5224 制造商:QuickLogic Corporation 功能描述:QLGQL3012-0PF100C-5224 QL3012-0PF100C-52
QL3012-0PF100I 制造商:未知厂家 制造商全称:未知厂家 功能描述:Field Programmable Gate Array (FPGA)
QL3012-0PF100I-5762 制造商:QuickLogic Corporation 功能描述: