参数资料
型号: TSB14C01HV
厂商: Texas Instruments, Inc.
英文描述: 5-V IEEE 1394-1995 BACKPLANE TRANSCEIVER/ARBITER
中文描述: 5V的电机及电子学工程师联合会1394-1995背板收发器/仲裁者
文件页数: 23/35页
文件大小: 224K
代理商: TSB14C01HV
6
3
Table 6
5. Bus Request for Backplane Environment
BIT(s)
NAME
DESCRIPTION
0
Start bit
Indicates the beginning of the transfer (always 1)
1
3
Request type
Indicates the type of bus request (see Table 6
8 for the encoding of this field)
4
5
Request speed
Ignored (set to 00 for cable S100) for backplane environment
6
9
Request priority
Indicates the priority of urgent requests. It is only used with a FairReq request type. All zeros indicate a fair
request.
All ones are reserved (this priority is implied by a PriReq).
Other values are used to indicate the priority of an urgent request.
10
Stop bit
Indicates the end of the transfer (always 0)
For a Read Register Request the length of the LREQ data stream is 9 bits as shown in Table 6
6 (also see
Table 3
2 for the bit definitions).
Table 6
6. Read Request Format
BIT(s)
NAME
DESCRIPTION
0
Start bit
Indicates the beginning of the transfer (always 1).
1
3
Request type
Always a 100 indicating that this is a read register request.
4
7
Address
The address of the PHY register to be read.
8
Stop bit
Indicates the end of the transfer (always 0).
For a Write Register Request the length of the LREQ data stream is 17 bits as shown in Table 6
7 (see Table 3
1
for the bit field format).
Table 6
7. Write Request Format
BIT(s)
NAME
DESCRIPTION
0
Start bit
Indicates the beginning of the transfer (always 1)
1
3
Request type
Always 101b indicating that this is a write register request
4
7
Address
The address of the PHY register to be written to
8
15
Data
The data that is to be written to the specified register address
16
Stop bit
Indicates the end of the transfer (always 0)
The 3-bit request field is defined in Table 6
8.
Table 6
8. Request Field
LREQ1
LREQ2
LREQ3
NAME
DESCRIPTION
0
0
0
ImmReq
Immediate request. When an idle is detected, the PHY takes control of the bus immediately
(no arbitration).
0
1
1
Fair/Urgent Req
Fair or urgent request. The PHY arbitrates after a subaction gap using fair protocol.
Fair/Urgent Req is used for fair transfers with the request priority field differentiating fair and
urgent transfers for the backplane environment.
1
0
0
RdReq
Read register. Returns the specified register contents through a status transfer.
1
0
1
WrReq
Write register. Writes to the specified register.
1
1
0
Reserved
Reserved
1
1
1
LREQ Timing is shown in Figure 6
2. Each cell represents one clock sample time.
相关PDF资料
PDF描述
TSB21LV03MHV IC APEX 20KE FPGA 200K 484-FBGA
TSB21LV03CHV IEEE 1394-1995 TRIPLE-CABLE TRANSCEIVER/ARBITER
TSB2203X6MMX30M IC APEX 20KE FPGA 200K 240-PQFP
TSB2204.5X12MMX20M IC APEX 20KE FPGA 200K 240-PQFP
TSB2204.5X19MMX20M IC APEX 20KE FPGA 200K 240-PQFP
相关代理商/技术参数
参数描述
TSB14C01MHV 制造商:未知厂家 制造商全称:未知厂家 功能描述:Transceiver
TSB14C01PM 制造商:Rochester Electronics LLC 功能描述:- Bulk
TSB15 制造商:未知厂家 制造商全称:未知厂家 功能描述:EURO TERMINAL BLOCKS
TSB150002DS 制造商:TE Connectivity 功能描述:
TSB150004DS 制造商:TE Connectivity 功能描述:Conn Europa Terminal Blocks 8 POS 13.5mm Screw ST Cable Mount 40A/Contact