参数资料
型号: W986432DH-6
厂商: WINBOND ELECTRONICS CORP
元件分类: DRAM
英文描述: 2M X 32 SYNCHRONOUS DRAM, 5 ns, PDSO86
封装: 0.400 INCH, 0.50 MM PITCH, TSOP2-86
文件页数: 9/48页
文件大小: 1648K
代理商: W986432DH-6
W986432DH
Publication Release Date: July 30, 2002
- 17 -
Revision A5
5. Power up Sequence
(1) Power up must be performed in the following sequence.
(2) Power must be applied to VCC and VCCQ (simultaneously) while all input signals are held in the "NOP" state. The CLK
signals must be started at the same time.
(3) After power-up a pause of at least 200
S is required. It is required that DQM and CKE signals then be held "high"
(VCC levels) to ensure that the DQ output is impedance.
(4) All banks must be precharged.
(5) The Mode Register Set command must be asserted to initialize the Mode Register.
(6) A minimum of eight Auto Refresh dummy cycles is required to stabilize the internal circuitry of the device.
6. AC Testing Conditions
PARAMETER
CONDITIONS
Output Reference Level
1.4V
Output Load
See diagram below
Input Signal Levels (VIH/VIL)
2.4V/0.4V
Transition Time (Rise and Fall) of Input Signal
1 nS
Input Reference Level
1.4V
50 ohms
1.4 V
AC TEST LOAD
Z = 50 ohms
output
30pF
1.
Transition times are measured between VIH and VIL.
2.
tHZ defines the time at which the outputs achieve the open circuit condition and is not referenced to output level.
3.
These parameters account for the number of clock cycles and depend on the operating frequency of the clock,
as follows the number of clock cycles = specified value of timing/ clock period
(count fractions as whole number)
(1) tCH is the pulse width of CLK measured from the positive edge to the negative edge referenced to VIH (min.).
tCL is the pulse width of CLK measured from the negative edge to the positive edge referenced to VIL (max.).
相关PDF资料
PDF描述
W986432DH-8 2M X 32 SYNCHRONOUS DRAM, 6 ns, PDSO86
W987Z6CBG80 8M X 16 SYNCHRONOUS DRAM, 6 ns, PBGA54
WA-1RVX051-A4 SNAP ACTING/LIMIT SWITCH
WA-1RX12-A4 SNAP ACTING/LIMIT SWITCH
WB3M200VD1R800 200 CONTACT(S), MALE, STRAIGHT SINGLE PART CARD EDGE CONN, SURFACE MOUNT, PLUG
相关代理商/技术参数
参数描述
W986432DH-6I 制造商:未知厂家 制造商全称:未知厂家 功能描述:SDRAM|4X512KX32|CMOS|TSSOP|86PIN|PLASTIC
W986432DH-7 制造商:未知厂家 制造商全称:未知厂家 功能描述:SDRAM|4X512KX32|CMOS|TSSOP|86PIN|PLASTIC
W986432DH-7L 制造商:未知厂家 制造商全称:未知厂家 功能描述:SDRAM|4X512KX32|CMOS|TSSOP|86PIN|PLASTIC
W9864G2DH6 制造商:WINBOND 功能描述:New
W9864G2GH 制造商:WINBOND 制造商全称:Winbond 功能描述:512K X 4 BANKS X 32BITS SDRAM