参数资料
型号: X40626V14T1
厂商: Intersil
文件页数: 12/22页
文件大小: 0K
描述: IC SUPERVISOR CPU DUAL 14-TSSOP
标准包装: 2,500
类型: 多压监控器
监视电压数目: 2
输出: 开路漏极或开路集电极
复位: 低有效
复位超时: 最小为 100 ms
电压 - 阀值: 2.93V,4.38V
工作温度: 0°C ~ 70°C
安装类型: 表面贴装
封装/外壳: 14-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 14-TSSOP
包装: 带卷 (TR)
X40626
Random Read
Random read operation allows the master to access
any memory location in the array. Prior to issuing the
Slave Address Byte with the R/W bit set to one, the
master must first perform a “dummy” write operation.
The master issues the start condition and the Slave
Address Byte, receives an acknowledge, then issues
the Word Address Bytes. After acknowledging receipts
Figure 13. Random Address Read Sequence
S
of the Word Address Bytes, the master immediately
issues another start condition and the Slave Address
Byte with the R/W bit set to one. This is followed by an
acknowledge from the device and then by the eight bit
word. The master terminates the read operation by not
responding with an acknowledge and then issuing a
stop condition. Refer to Figure 13 for the address,
acknowledge, and data transfer sequence.
S
Signals from
the Master
T
A
R
Slave
Address
Word Address
Byte 1
Word Address
Byte 0
T
A
R
Slave
Address
S
T
O
T
T
P
SDA Bus
S 1 0 1 0 0 S 1 S 0 0
S 1 0 1 0 0 S 1 S 0 1
P
Signals from
the Slave
A
C
K
A
C
K
A
C
K
A
C
K
Data
There is a similar operation, called “Set Current
Address” where the device does no operation, but
enters a new address into the address counter if a
stop is issued instead of the second start shown in Fig-
ure 13. The device goes into standby mode after the
stop and all bus activity will be ignored until a start is
detected. The next Current Address Read operation
reads from the newly loaded address. This operation
could be useful if the master knows the next address it
needs to read, but is not ready for the data.
Sequential Read
Sequential reads can be initiated as either a current
address read or random address read. The first Data
Byte is transmitted as with the other modes; however,
the master now responds with an acknowledge, indicat-
ing it requires additional data. The device continues to
output data for each acknowledge received. The master
terminates the read operation by not responding with an
acknowledge and then issuing a stop condition.
12
The data output is sequential, with the data from address
n followed by the data from address n + 1. The address
counter for read operations increments through all page
and column addresses, allowing the entire memory con-
tents to be serially read during one operation. At the end
of the address space the counter “rolls over” to address
0000H and the device continues to output data for each
acknowledge received. Refer to Figure 14 for the
acknowledge and data transfer sequence.
FN8119.0
March 28, 2005
相关PDF资料
PDF描述
X4165V8I-4.5A IC SUPERVISOR CPU 16K EE 8-TSSOP
X4285V8I-4.5A IC SUPERVISOR CPU 128K EE 8TSSOP
X4325V8I-4.5A IC SUPERVISOR CPU 32K EE 8-TSSOP
X45620V20I-2.7 IC VOLT MON DUAL SW EEPR 20TSSOP
X4645V8I-4.5A IC SUPERVISOR CPU 64K EE 8-TSSOP
相关代理商/技术参数
参数描述
X4075PSF1 制造商:ABB Low Voltage Products and Systems 功能描述:CCT,75VA,460V,SINGLE
X40D414 制造商:Harris Corporation 功能描述:
X40D416 制造商:Harris Corporation 功能描述:
X40K370 制造商:Harris Corporation 功能描述:
X40M000000L104 制造商:AEL CRYSTALS 功能描述:CRYSTAL 40MHZ HC49/S 制造商:AEL Crystals LTD 功能描述:CRYSTAL, 40MHZ, HC49/S 制造商:AEL CRYSTALS 功能描述:CRYSTAL, 40MHZ, HC49/S; Frequency:40MHz; Frequency Tolerance: 30ppm; Load Capacitance:30pF; Frequency Stability: 50ppm; Operating Temperature Min:-10C; Operating Temperature Max:60C; Crystal Mounting Type:Through Hole; Crystal ;RoHS Compliant: Yes