参数资料
型号: 37M602
厂商: SMSC Corporation
英文描述: ENHANCED SUPER I/O CONTROLLER WITH INFRARED SUPPORT
中文描述: 增强的超级I / O控制器,支持红外线
文件页数: 111/182页
文件大小: 650K
代理商: 37M602
第1页第2页第3页第4页第5页第6页第7页第8页第9页第10页第11页第12页第13页第14页第15页第16页第17页第18页第19页第20页第21页第22页第23页第24页第25页第26页第27页第28页第29页第30页第31页第32页第33页第34页第35页第36页第37页第38页第39页第40页第41页第42页第43页第44页第45页第46页第47页第48页第49页第50页第51页第52页第53页第54页第55页第56页第57页第58页第59页第60页第61页第62页第63页第64页第65页第66页第67页第68页第69页第70页第71页第72页第73页第74页第75页第76页第77页第78页第79页第80页第81页第82页第83页第84页第85页第86页第87页第88页第89页第90页第91页第92页第93页第94页第95页第96页第97页第98页第99页第100页第101页第102页第103页第104页第105页第106页第107页第108页第109页第110页当前第111页第112页第113页第114页第115页第116页第117页第118页第119页第120页第121页第122页第123页第124页第125页第126页第127页第128页第129页第130页第131页第132页第133页第134页第135页第136页第137页第138页第139页第140页第141页第142页第143页第144页第145页第146页第147页第148页第149页第150页第151页第152页第153页第154页第155页第156页第157页第158页第159页第160页第161页第162页第163页第164页第165页第166页第167页第168页第169页第170页第171页第172页第173页第174页第175页第176页第177页第178页第179页第180页第181页第182页
34
Execution Phase
All data transfers to or from the FDC
occur
during the execution phase, which can proceed
in DMA or non-DMA mode as indicated in the
Specify command.
After a reset, the FIFO is disabled. Each data
byte is transferred by an FINT or FDRQ
depending on the DMA mode.
The Configure
command can enable the FIFO and set the
FIFO threshold value.
The following paragraphs detail the operation of
the FIFO flow control.
In these descriptions,
<threshold> is defined as the number of bytes
available to the FDC when service is requested
from the host and ranges from 1 to 16.
The
parameter FIFOTHR, which the user programs,
is one less and ranges from 0 to 15.
A low threshold value (i.e. 2) results in longer
periods of time between service requests, but
requires faster servicing of the request for both
read and write cases. The host reads (writes)
from (to) the FIFO until empty (full), then the
transfer request goes inactive. The host must
be very responsive to the service request. This
is the desired case for use with a "fast" system.
A high value of threshold (i.e. 12) is used with a
"sluggish" system by affording a long latency
period after a service request, but results in
more frequent service requests.
Non-DMA Mode - Transfers from the FIFO to
the Host
The FINT pin and RQM bits in the Main Status
Register are activated when the FIFO contains
(16-<threshold>) bytes or the last bytes of a full
sector have been placed in the FIFO. The FINT
pin can be used for interrupt-driven systems,
and RQM can be used for polled systems. The
host must respond to the request by reading
data from the FIFO. This process is repeated
until the last byte is transferred out of the FIFO.
The FDC will deactivate the FINT pin and RQM
bit when the FIFO becomes empty.
Non-DMA Mode - Transfers from the Host to the
FIFO
The FINT pin and RQM bit in the Main Status
Register
are
activated
upon
entering
the
execution phase of data transfer commands.
The host must respond to the request by writing
data into the FIFO. The FINT pin and RQM bit
remain true until the FIFO becomes full. They
are
set
true
again
when
the
FIFO
has
<threshold> bytes remaining in the FIFO. The
FINT pin will also be deactivated if TC and
nDACK both go inactive. The FDC enters the
result phase after the last byte is taken by the
FDC from the FIFO (i.e. FIFO empty condition).
DMA Mode - Transfers from the FIFO to the
Host
The FDC activates the DDRQ pin when the
FIFO contains (16 - <threshold>) bytes, or the
last byte of a full sector transfer has been
placed in the FIFO. The DMA controller must
respond to the request by reading data from the
FIFO. The FDC will deactivate the DDRQ pin
when the FIFO becomes empty.
FDRQ goes
inactive after nDACK goes active for the last
byte of a data transfer (or on the active edge of
nIOR, on the last byte, if no edge is present on
nDACK). A data underrun may occur if FDRQ
is not removed in time to prevent an unwanted
cycle.
DMA Mode - Transfers from the Host to the
FIFO.
The FDC activates the FDRQ pin when entering
the
execution
phase
of
the
data
transfer
commands. The DMA controller must respond
by activating the nDACK and nIOW pins and
placing data in the FIFO. FDRQ remains active
until the FIFO becomes full. FDRQ is again set
相关PDF资料
PDF描述
38-00-5829 9 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SOLDER
38-00-5830 10 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SOLDER
38-00-5831 11 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SOLDER
38-00-5832 12 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SOLDER
38-00-5833 13 CONTACT(S), MALE, STRAIGHT TWO PART BOARD CONNECTOR, SOLDER
相关代理商/技术参数
参数描述
37MM140HR1240K 制造商:Eaton Corporation 功能描述:400A Commercial Meter Stack, 3PH, 7 Jaw Bolt On Socket, K Ba
37MM140R1240K 制造商:Eaton Corporation 功能描述:400A Commercial Meter Stack, 3PH, 7 Jaw Bolt On Socket, K Ba
37MM420R12 制造商:Eaton Corporation 功能描述:3 PHASE, 7 JAW COMM METERING MODULE, 4 SOCKETS, 200A
37MTXT4BHF 制造商:Siemens 功能描述:
37N 制造商:APEX TOOL GROUP 功能描述:7 1/8 IN. FORGED STEEL, NICKEL PLATED, INDUSTRIAL STRAIGHT TRIMMER, INLAID 制造商:APEX TOOL GROUP 功能描述:7 1/8 IN. FORGED STEEL, NICKEL PLATED, INDUSTRIAL STRAIGHT TRIMMER, INLAID, Wiss