参数资料
型号: A3941KLPTR-T
厂商: Allegro Microsystems Inc
文件页数: 10/21页
文件大小: 0K
描述: IC MOSFET FULL BRDG AUTO 28TSSOP
标准包装: 1
配置: 半桥
输入类型: PWM
延迟时间: 90ns
配置数: 1
输出数: 4
电源电压: 5.5 V ~ 50 V
工作温度: -40°C ~ 150°C
安装类型: 表面贴装
封装/外壳: 28-SOIC(0.173",4.40mm 宽)裸露焊盘
供应商设备封装: 28-TSSOP 裸露焊盘
包装: 标准包装
产品目录页面: 1140 (CN2011-ZH PDF)
其它名称: 620-1236-6
A3941
Automotive Full Bridge MOSFET Driver
pins), synchronous rectification turns on the MOSFET that is
complementary to the one that is turned off. This ensures that the
current passes through the lower resistance MOSFET rather than
the diode.
When SR is low, synchronous rectification is disabled. In this
case, fewer MOSFET switching cycles occur, reducing dissipa-
tion in the A3941. However, load current recirculates through the
higher resistance body diode of the power MOSFETs, causing
greater power dissipation in the power bridge.
RESET Pin This is an active-low input, and when active it allows
the A3941 to enter sleep mode. When RESET is held low, the
regulator and all internal circuitry are disabled and the A3941
enters sleep mode. Before fully entering sleep mode, there is a
short delay while the regulator decoupling and storage capacitors
discharge. This typically takes a few milliseconds, depending on
the application conditions and component values.
During sleep mode, current consumption from the VBB supply
is reduced to a minimal level. In addition, latched faults and the
corresponding fault flags are cleared. When the A3941 is coming
out of sleep mode, the protection logic ensures that the gate drive
outputs are off until the charge pump reaches its correct operat-
ing condition. The charge pump stabilizes in approximately 3 ms
under nominal conditions.
RESET can be used also to clear latched fault flags without
entering sleep mode. To do so, hold RESET low for less then the
reset pulse time, t RES . This clears any latched fault that disables
the outputs, such as short circuit detection or bootstrap capacitor
undervoltage.
Note that the A3941 can be configured to start without any exter-
nal logic input. To do so, pull up the RESET pin to V BB by means
of an external resistor. The resistor value should be between
20 and 33 k Ω .
Coast and Brake States
To put the power bridge into a coast state, that is all power bridge
MOSFETs switched off, the two PWM inputs, PWMH and
PWML, must be held low and at the same time SR must be held
low. This forces all gate drive outputs low.
Braking is achieved by forcing the power bridge to apply a short
across the load, allowing the back EMF of the load to generate a
braking torque.
Several brake states are possible using combinations of inputs
on PWMH, PWML, and SR. For example, holding PWML and
SR high, while PWMH is low, turns on both low-side FETs to
short the load. The shorting path is always present and provides
braking in both directions of motor rotation. Another example is
holding SR low, when PWML is high and PWMH is low, mak-
ing only one low-side FET active, and the braking current flow
through the body diode of the opposite low-side FET. This pro-
vides braking in only one direction, because the diode does not
permit the braking current to flow if the motor is reversed. Also,
the braking current can be made to circulate around the high-side
switches by swapping PWMH and PWML.
Diagnostics
Several diagnostic features are integrated into the A3941 to
provide indication of fault conditions and, if required, take action
to prevent permanent damage. In addition to system-wide faults
such as undervoltage and overtemperature, the A3941 integrates
individual drain-source monitors for each external FET, to pro-
vide short circuit detection.
Diagnostic Management Pins
VDSTH Pin Faults on the external FETs are determined by
measuring the drain-source voltage, V DS , of each active FET
and comparing it to the threshold voltage applied to the VDSTH
input, V DSTH . To avoid false fault detection during switching
transients, the comparison is delayed by an internal blanking
timer. If the voltage applied to the VDSTH pin is greater than the
disable threshold voltage, V DSDIS , then FET short circuit detec-
tion is disabled.
VDRAIN Pin This is a low current sense input from the top of the
external FET bridge. This input allows accurate measurement of
the voltage at the drain of the high-side FETs. It should be con-
nected directly to the common connection point for the drains of
the power bridge FETs at the positive supply connection point.
The input current to the VDRAIN pin is proportional to the volt-
age on the VDSTH pin and can be approximated by:
I VDRAIN = 72 × V DSTH + 52 ,
where I VDRAIN is the current into the VDRAIN pin, in μ A, and
V DSTH is the voltage on the VDSTH pin, in V.
FF1 and FF2 Pins These are open drain output fault flags, which
indicate fault conditions by their state, as shown in table 3. In
Allegro MicroSystems, LLC
115 Northeast Cutoff
Worcester, Massachusetts 01615-0036 U.S.A.
1.508.853.5000; www.allegromicro.com
10
相关PDF资料
PDF描述
A3942KLGTR-T IC GATE DVR QUAD HISIDE 38-TSSOP
A3944KLPTR-T IC PREDRIVER MOSFET 6CH TSSOP
A3985SLDTR-T IC MOSFET DRVR PROG DUAL 38TSSOP
A4933KJPTR-T IC PREDRIVER MOSFET 3PH 48LQFP
A4935KJPTR-T IC MOSFET DVR AUTO 3PH 48-LQFP
相关代理商/技术参数
参数描述
A3942 制造商:ALLEGRO 制造商全称:Allegro MicroSystems 功能描述:Quad High-Side Gate Driver
A3942KLG-T 制造商:Allegro MicroSystems LLC 功能描述:IC,Quad MOSFET Driver,TSSOP,38PIN,PLASTIC
A3942KLGTR-T 功能描述:IC GATE DVR QUAD HISIDE 38-TSSOP RoHS:是 类别:集成电路 (IC) >> PMIC - MOSFET,电桥驱动器 - 外部开关 系列:- 标准包装:5 系列:- 配置:低端 输入类型:非反相 延迟时间:600ns 电流 - 峰:12A 配置数:1 输出数:1 高端电压 - 最大(自引导启动):- 电源电压:14.2 V ~ 15.8 V 工作温度:-20°C ~ 60°C 安装类型:通孔 封装/外壳:21-SIP 模块 供应商设备封装:模块 包装:散装 配用:BG2A-NF-ND - KIT DEV BOARD FOR IGBT 其它名称:835-1063
A39438-000 制造商:TE Connectivity 功能描述:3012-11-230510-CS2324
A3944 制造商:ALLEGRO 制造商全称:Allegro MicroSystems 功能描述:Automotive, Low-Side FET Pre-Driver