参数资料
型号: AD73311ARSZ
厂商: Analog Devices Inc
文件页数: 7/36页
文件大小: 0K
描述: IC ANALOG FRONT END 20-SSOP
标准包装: 66
位数: 16
通道数: 2
功率(瓦特): 50mW
电压 - 电源,模拟: 3V
电压 - 电源,数字: 3V
封装/外壳: 20-SSOP(0.209",5.30mm 宽)
供应商设备封装: 20-SSOP
包装: 管件
产品目录页面: 799 (CN2011-ZH PDF)
AD73311
–15–
REV. B
SPORT Register Maps
There are two register banks for the AD73311: the control
register bank and the data register bank. The control register
bank consists of five read/write registers, each 8 bits wide. Table
IX shows the control register map for the AD73311. The first
two control registers, CRA and CRB, are reserved for control-
ling the SPORT. They hold settings for parameters such as bit
rate, internal master clock rate and device count (used when
more than one AD73311 is connected in cascade from a single
SPORT). The other three registers; CRC, CRD and CRE are
used to hold control settings for the ADC, DAC, Reference and
Power Control sections of the device. Control registers are
written to on the negative edge of SCLK. The data register
bank consists of two 16-bit registers that are the DAC and
ADC registers.
Master Clock Divider
The AD73311 features a programmable master clock divider
that allows the user to reduce an externally available master
clock, at pin MCLK, by one of the ratios 1, 2, 3, 4 or 5 to pro-
duce an internal master clock signal (DMCLK) that is used to
calculate the sampling and serial clock rates. The master clock
divider is programmable by setting CRB:4-6. Table VI shows
the division ratio corresponding to the various bit settings. The
default divider ratio is divide by one.
Table VI. DMCLK (Internal) Rate Divider Settings
MCD2
MCD1
MCD0
DMCLK Rate
0
MCLK
0
1
MCLK/2
0
1
0
MCLK/3
0
1
MCLK/4
1
0
MCLK/5
1
0
1
MCLK
1
0
MCLK
1
MCLK
Serial Clock Rate Divider
The AD73311 features a programmable serial clock divider that
allows users to match the serial clock (SCLK) rate of the data to
that of the DSP engine or host processor. The maximum SCLK
rate available is DMCLK and the other available rates are:
DMCLK/2, DMCLK/4 and DMCLK/8. The slowest rate
(DMCLK/8) is the default SCLK rate. The serial clock divider
is programmable by setting bits CRB:2–3. Table VII shows the
serial clock rate corresponding to the various bit settings.
Table VII. SCLK Rate Divider Settings
SCD1
SCD0
SCLK Rate
0
DMCLK/8
0
1
DMCLK/4
1
0
DMCLK/2
1
DMCLK
DAC Advance Register
The loading of the DAC is internally synchronized with the
unloading of the ADC data in each sampling interval. The de-
fault DAC load event happens one SCLK cycle before the
SDOFS flag is raised by the ADC data being ready. However,
this DAC load position can be advanced before this time by
modifying the contents of the DAC Advance field in Control
Register E (CRE:0–4). The field is five-bits wide, allowing 31
increments of weight 1/(DMCLK/8); see Table VIII. In certain
circumstances this can reduce the group delay when the ADC
and DAC are used to process data in series. Appendix E details
how the DAC advance feature can be used.
NOTE: The DAC advance register should be changed before
the DAC section is powered up.
Table VIII. DAC Timing Control
DA4
DA3
DA2
DA1
DA0
Time Advance*
00
0
0 ns
0
1
488.2 ns
0
1
0
976.5 ns
——
1
0
14.64
s
1
15.13
s
*DMCLK = 16.384 MHz.
SERIAL PORT
(SPORT)
SERIAL REGISTER
SCLK
DIVIDER
MCLK
DIVIDER
CONTROL
REGISTER B
CONTROL
REGISTER A
CONTROL
REGISTER C
CONTROL
REGISTER D
CONTROL
REGISTER E
MCLK
(EXTERNAL)
SE
RESETB
SDIFS
SDI
DMCLK
(INTERNAL)
3
8
2
SCLK
SDOFS
SDO
Figure 9. SPORT Block Diagram
相关PDF资料
PDF描述
AD73322LARUZ-REEL IC PROCESSOR FRONTEND DL 28TSSOP
AD73322LYRZ IC ANALOG FRONT END DUAL 28-SOIC
AD73360ARZ IC PROCESSOR FRONTEND 6CH 28SOIC
AD7352YRUZ-500RL7 IC ADC DUAL 12BIT 3MSPS 16TSSOP
AD7356YRUZ-500RL7 IC ADC DUAL 12BIT 5MSPS 16TSSOP
相关代理商/技术参数
参数描述
AD73311ARSZ-REEL 功能描述:IC ANALOG FRONT END 20-SSOP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD73311ARZ 功能描述:IC PROCESSOR FRONT END LP 20SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD73311ARZ-REEL 功能描述:IC PROCESSOR FRONT END LP 20SOIC RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模拟前端 (AFE) 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:2,500 系列:- 位数:- 通道数:2 功率(瓦特):- 电压 - 电源,模拟:3 V ~ 3.6 V 电压 - 电源,数字:3 V ~ 3.6 V 封装/外壳:32-VFQFN 裸露焊盘 供应商设备封装:32-QFN(5x5) 包装:带卷 (TR)
AD73311L 制造商:AD 制造商全称:Analog Devices 功能描述:Low Cost, Low Power CMOS General Purpose Analog Front End
AD73311LAR 制造商:Analog Devices 功能描述:Audio Codec 1ADC / 1DAC 16-Bit 20-Pin SOIC W 制造商:Rochester Electronics LLC 功能描述:SINGLE-CHANNEL AFE I.C. - Bulk