参数资料
型号: AD9240ASZRL
厂商: Analog Devices Inc
文件页数: 7/24页
文件大小: 0K
描述: IC ADC 14BIT 10MSPS 44-MQFP TR
标准包装: 800
位数: 14
采样率(每秒): 10M
数据接口: 并联
转换器数目: 7
功率耗散(最大): 330mW
电压电源: 模拟和数字
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 44-QFP
供应商设备封装: 44-MQFP(10x10)
包装: 带卷 (TR)
输入数目和类型: 2 个单端,单极;1 个差分,单极
AD9240
REV.
–15–
If the application requires the largest single-ended input range
(i.e., 0 V to 5 V) of the AD9240, the op amp will require larger
supplies to drive it. Various high speed amplifiers in the Op
Amp Selection Guide of this data sheet can be selected to
accommodate a wide range of supply options. Once again,
clamping the output of the amplifier should be considered for
these applications. Alternatively, a single-ended to differential
op amp driver circuit using the AD8042 could be used to
achieve the 5 V input span while operating from a single +5 V
supply as discussed in the previous section.
Two dc coupled op amp circuits using a noninverting and
inverting topology are discussed below. Although not shown,
the noninverting and inverting topologies can be easily config-
ured as part of an antialiasing filter by using a Sallen-Key or
Multiple-Feedback topology, respectively. An additional R-C
network can be inserted between the op amp’s output and the
AD9240 input to provide a real pole.
Simple Op Amp Buffer
In the simplest case, the input signal to the AD9240 will already
be biased at levels in accordance with the selected input range.
It is simply necessary to provide an adequately low source im-
pedance for the VINA and VINB analog input pins of the A/D.
Figure 35 shows the recommended configuration for a single-
ended drive using an op amp. In this case, the op amp is shown
in a noninverting unity gain configuration driving the VINA pin.
The internal reference drives the VINB pin. Note that the addi-
tion of a small series resistor of 30
to 50 connected to VINA
and VINB will be beneficial in nearly all cases. Refer to the
Analog Input Operation section for a discussion on resistor
selection. Figure 35 shows the proper connection for a 0 V to
5 V input range. Alternative single ended input ranges of 0 V to
2
× VREF can also be realized with the proper configuration of
VREF (refer to the section, Using the Internal Reference).
10 F
VINA
VINB
SENSE
AD9240
0.1 F
RS
+V
–V
RS
VREF
5V
0V
U1
2.5V
Figure 35. Single-Ended AD9240 Op Amp Drive Circuit
Op Amp with DC Level-Shifting
Figure 36 shows a dc-coupled level-shifting circuit employing an
op amp, A1, to sum the input signal with the desired dc offset.
Configuring the op amp in the inverting mode with the given
resistor values results in an ac signal gain of –1. If the signal
inversion is undesirable, interchange the VINA and VINB con-
nections to reestablish the original signal polarity. The dc volt-
age at VREF sets the common-mode voltage of the AD9240. For
example, when VREF = 2.5 V, the output level from the op amp
will also be centered around 2.5 V. The use of ratio matched,
thin-film resistor networks will minimize gain and offset errors.
An optional pull-up resistor, RP, may also be used to reduce the
output load on VREF to
±1 mA.
0VDC
+VREF
–VREF
VINA
VINB
AD9240
0.1 F
500 *
0.1 F
500 *
A1
NC
+VCC
500 *
RS
VREF
500 *
RS
RP**
AVDD
*OPTIONAL RESISTOR NETWORK-OHMTEK ORNA500D
**OPTIONAL PULL-UP RESISTOR WHEN USING INTERNAL REFERENCE
Figure 36. Single-Ended Input With DC-Coupled Level-Shift
AC COUPLING AND INTERFACE ISSUES
For applications where ac coupling is appropriate, the op amp’s
output can be easily level-shifted to the common-mode voltage,
VCM, of the AD9240 via a coupling capacitor. This has the
advantage of allowing the op amps common-mode level to be
symmetrically biased to its midsupply level (i.e., (VCC + VEE)/
2). Op amps that operate symmetrically with respect to their
power supplies typically provide the best ac performance as well
as greatest input/output span. Hence, various high speed/
performance amplifiers that are restricted to +5 V/–5 V op-
eration and/or specified for +5 V single-supply operation can be
easily configured for the 5 V or 2 V input span of the AD9240,
respectively. The best ac distortion performance is achieved
when the A/D is configured for a 2 V input span and common-
mode voltage of 2.5 V. Note that differential transformer
coupling, which is another form of ac coupling, should be
considered for optimum ac performance.
Simple AC Interface
Figure 37 shows a typical example of an ac-coupled, single-
ended configuration. The bias voltage shifts the bipolar,
ground-referenced input signal to approximately VREF. The
value for C1 and C2 will depend on the size of the resistor, R.
The capacitors, C1 and C2, are typically a 0.1
F ceramic and
10
F tantalum capacitor in parallel to achieve a low cutoff
frequency while maintaining a low impedance over a wide fre-
quency range. The combination of the capacitor and the resistor
form a high-pass filter with a high-pass –3 dB frequency deter-
mined by the equation,
f–3 dB = 1/(2
× π × R × (C1 + C2))
C2
VINA
VINB
SENSE
AD9240
C1
R
+5V
–5V
RS
VREF
+VREF
0V
–VREF
VIN
C2
C1
RS
Figure 37. AC-Coupled Input
The low impedance VREF voltage source biases both the VINB
input and provides the bias voltage for the VINA input. Figure
37 shows the VREF configured for 2.5 V. Thus the input range
of the A/D is 0 V to 5 V. Other input ranges could be selected
by changing VREF but the A/D’s distortion performance will
B
相关PDF资料
PDF描述
IDT7201LA25SOI8 IC MEM FIFO 512X9 25NS 28-SOIC
AD7880CRZ-REEL IC ADC 12BIT MONO LP 24-SOIC
VI-222-IW-F4 CONVERTER MOD DC/DC 15V 100W
LTC1604CG#TR IC ADC 16BIT SAMPL SHTDWN 36SSOP
VE-2NX-MX-F3 CONVERTER MOD DC/DC 5.2V 75W
相关代理商/技术参数
参数描述
AD9240EB 制造商:AD 制造商全称:Analog Devices 功能描述:Complete 14-Bit, 10 MSPS Monolithic A/D Converter
AD9240-EB 制造商:Analog Devices 功能描述:
AD9241 制造商:AD 制造商全称:Analog Devices 功能描述:Complete 14-Bit, 1.25 MSPS Monolithic A/D Converter
AD9241ACHIPS 制造商:Analog Devices 功能描述:
AD9241AS 制造商:Analog Devices 功能描述:ADC Single Pipelined 1.25Msps 14-bit Parallel 44-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:14BIT 1.25 MSPS MONOLITHIC A/D CONVERTER - Bulk 制造商:Analog Devices 功能描述:IC 14-BIT ADC