参数资料
型号: AD9246BCPZRL7-125
厂商: Analog Devices Inc
文件页数: 7/44页
文件大小: 0K
描述: IC ADC 14BIT 125MSPS 48-LFCSP
设计资源: Using AD8376 to Drive Wide Bandwidth ADCs for High IF AC-Coupled Appls (CN0002)
Driving AD9233/46/54 ADCs in AC-Coupled Baseband Appls (CN0051)
标准包装: 750
位数: 14
采样率(每秒): 125M
数据接口: 串行,SPI?
转换器数目: 3
功率耗散(最大): 425mW
电压电源: 单电源
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 48-VFQFN 裸露焊盘,CSP
供应商设备封装: 48-LFCSP-VQ(7x7)
包装: 带卷 (TR)
输入数目和类型: 2 个单端,单极;1 个差分,单极
AD9246
Rev. A | Page 15 of 44
THEORY OF OPERATION
The AD9246 architecture consists of a front-end sample-and-
hold amplifier (SHA) followed by a pipelined switched capacitor
ADC. The quantized outputs from each stage are combined into
a final 14-bit result in the digital correction logic. The pipeline
architecture permits the first stage to operate on a new input
sample, while the remaining stages operate on preceding
samples. Sampling occurs on the rising edge of the clock.
Each stage of the pipeline, excluding the last, consists of a low
resolution flash ADC connected to a switched capacitor DAC
and interstage residue amplifier (MDAC). The residue amplifier
magnifies the difference between the reconstructed DAC output
and the flash input for the next stage in the pipeline. One bit of
redundancy is used in each stage to facilitate digital correction
of flash errors. The last stage simply consists of a flash ADC.
The input stage contains a differential SHA that can be ac- or
dc-coupled in differential or single-ended modes. The output
staging block aligns the data, carries out the error correction,
and passes the data to the output buffers. The output buffers are
powered from a separate supply, allowing adjustment of the
output voltage swing. During power down, the output buffers
go into a high impedance state.
ANALOG INPUT CONSIDERATIONS
The analog input to the AD9246 is a differential switched
capacitor SHA that has been designed for optimum
performance while processing a differential input signal.
The clock signal alternately switches the SHA between sample
mode and hold mode (see Figure 36). When the SHA is
switched into sample mode, the signal source must be capable
of charging the sample capacitors and settling within one-half
of a clock cycle. A small resistor in series with each input can
help reduce the peak transient current required from the output
stage of the driving source.
A shunt capacitor can be placed across the inputs to provide
dynamic charging currents. This passive network creates a low-
pass filter at the ADC input; therefore, the precise values are
dependent on the application.
In IF undersampling applications, any shunt capacitors should
be reduced. In combination with the driving source impedance,
these capacitors would limit the input bandwidth.
For more information, see Application Notes AN-742, Frequency
Domain Response of Switched-Capacitor ADCs; and AN-827,
A Resonant Approach to Interfacing Amplifiers to Switched-
Capacitor ADCs, and the Analog Dialogue article, “Transformer-
VIN+
VIN–
CPIN, PAR
CS
CH
H
S
05
49
1-
0
37
Figure 36. Switched Capacitor SHA Input
For best dynamic performance, the source impedances driving
VIN+ and VIN should match such that common-mode
settling errors are symmetrical. These errors are reduced by the
common-mode rejection of the ADC.
An internal differential reference buffer creates two reference
voltages used to define the input span of the ADC core. The
span of the ADC core is set by the buffer to be 2 × VREF. The
reference voltages are not available to the user. Two bypass
points, REFT and REFB, are brought out for decoupling to
reduce the noise contributed by the internal reference buffer.
It is recommended that REFT be decoupled to REFB by a 0.1 μF
capacitor, as described in the Layout Considerations section.
Input Common Mode
The analog inputs of the AD9246 are not internally dc-biased.
In ac-coupled applications, the user must provide this bias
externally. Setting the device such that VCM = 0.55 × AVDD is
recommended for optimum performance; however, the device
functions over a wider range with reasonable performance (see
Figure 32). An on-board, common-mode voltage reference is
included in the design and is available from the CML pin.
Optimum performance is achieved when the common-mode
voltage of the analog input is set by the CML pin voltage
(typically 0.55 × AVDD). The CML pin must be decoupled to
ground by a 0.1 μF capacitor, as described in the Layout
相关PDF资料
PDF描述
MS27473T12C98S CONN PLUG 10POS STRAIGHT W/SCKT
MS27497T24F61S CONN RCPT 61POS WALL MNT W/SCKT
VI-2VV-MY CONVERTER MOD DC/DC 5.8V 50W
VI-2VT-MY CONVERTER MOD DC/DC 6.5V 50W
VI-B03-MY CONVERTER MOD DC/DC 24V 50W
相关代理商/技术参数
参数描述
AD9246BCPZRL7-80 制造商:Analog Devices 功能描述:14-BIT, 80 MSPS/105 MSPS/125 MSPS, 1.8 V ANALOG-TO-DIGITAL C - Tape and Reel
AD9248 制造商:Analog Devices 功能描述:40 MSPS DUAL A/D CONVERTER - Bulk
AD9248-20PCB 制造商:AD 制造商全称:Analog Devices 功能描述:14-Bit, 20/40/65 MSPS Dual A/ D Converter
AD9248-40PCB 制造商:AD 制造商全称:Analog Devices 功能描述:14-Bit, 20/40/65 MSPS Dual A/ D Converter
AD9248-65PCB 制造商:AD 制造商全称:Analog Devices 功能描述:14-Bit, 20/40/65 MSPS Dual A/ D Converter