参数资料
型号: AD9271BSVZRL-40
厂商: Analog Devices Inc
文件页数: 38/60页
文件大小: 0K
描述: IC ADC OCT 12BIT 40MSPS 100-TQFP
标准包装: 1,000
位数: 12
采样率(每秒): 40M
数据接口: 串行,SPI?
转换器数目: 8
功率耗散(最大): 1.28W
电压电源: 单电源
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 100-TQFP 裸露焊盘
供应商设备封装: 100-TQFP-EP(14x14)
包装: 带卷 (TR)
输入数目和类型: 8 个单端,单极;8 个差分,单极
AD9271
Rev. B | Page 43 of
60
DEFAULT OPERATION AND
JUMPER SELECTION SETTINGS
The following is a list of the default and optional settings or
modes allowed on the AD9271 Rev. B evaluation board.
Power: Connect the switching power supply that is
supplied in the evaluation kit between a rated 100 V ac
to 240 V ac wall outlet at 47 Hz to 63 Hz and P701.
AIN: The evaluation board is set up for a transformer-
coupled analog input with an optimum 50 Ω impedance
match of 18 MHz of bandwidth. For a different bandwidth
response, use the antialiasing filter settings.
VREF: VREF is set to 1.0 V by tying the SENSE pin to
ground, R317. This causes the ADC to operate in 2.0 V p-p
full-scale range. A separate external reference option using
the ADR510 or ADR520 is also included on the evaluation
board. Populate R311 and R315 with 0 Ω resistors and
remove C307. Proper use of the VREF options is noted in
the Voltage Reference section. Note that ADC full-scale
ranges less than 2.0 V p-p are not supported by this device.
RBIAS: RBIAS has a default setting of 10 kΩ (R301) to
ground and is used to set the ADC core bias current.
However, note that using other than a 10 kΩ resistor for
RBIAS may degrade the performance of the device,
depending on the resistor chosen.
Clock: The default clock input circuitry is derived from a
simple transformer-coupled circuit using a high bandwidth
1:1 impedance ratio transformer (T401) that adds a very
low amount of jitter to the clock path. The clock input is
50 Ω terminated and ac-coupled to handle single-ended
sine wave types of inputs. The transformer converts the
single-ended input to a differential signal that is clipped
before entering the ADC clock inputs.
The evaluation board is already set up to be clocked from the
crystal oscillator, OSC401. This oscillator is a low phase noise
oscillator from Valpey Fisher (VFAC3-BHL-50MHz). If a
different clock source is desired, remove R403, set Jumper
J401 to disable the oscillator from running, and connect the
external clock source to the SMA connector, P401.
A differential LVPECL clock driver can also be used to
clock the ADC input using the AD9515 (U401). Populate
R406 and R407 with 0 Ω resistors and remove R415 and
R416 to disconnect the default clock path inputs. In addition,
populate C405 and C406 with a 0.1 μF capacitor and remove
C409 and C410 to disconnect the default clock path outputs.
The AD9515 has many pin-strappable options that are set
to a default mode of operation. Consult the AD9515 data
sheet for more information about these and other options.
PDWN: To enable the power-down feature, short P303 to
the on position (AVDD) on the PDWN pin.
STBY: To enable the standby feature, short P302 to the on
position (AVDD) on the STBY pin.
GAIN+, GAIN: To change the VGA attenuation, drive the
GAIN+ pin from 0 V to 1 V on J301. This changes the
VGA gain from 0 dB to 30 dB. This feature can also be
driven from the R335 and R336 on-board resistive divider
by installing a 0 Ω resistor in R337.
Non-SPI Mode: For users who wish to operate the DUT
without using the SPI, remove the jumpers on J501. This
disconnects the CSB, SCLK, and SDIO pins from the control
bus, allowing the DUT to operate in its simplest mode. Each
of these pins has internal termination and will float to its
respective level. Note that the device will only work in its
default condition.
CWD+, CWD: To view the CWD2+/CWD2 and CWD3+/
CWD3 outputs, jumper together the appropriate outputs
on P403. All outputs are summed together on IOP and
ION buses, fed to a 1:4 impedance ratio transformer, and
buffered so that the user can view the output on a spectrum
analyzer. This can be configured to be viewed in single-
ended mode (default) or in differential mode. To set the
voltage for the appropriate number of channels to be
summed, change the value of R447 and R448 on the
primary transformer (T402).
Upon shipment, the CWD0+/CWD0, CWD1+/CWD1,
CWD4+/CWD4, and CWD5+/CWD5 outputs are
properly biased and ready to use with the AD8339 quad
I/Q demodulator and phase shifter. The AD9271
evaluation board simply snaps into place on the AD8339
evaluation board (AD8339-EVALZ). Remove the jumpers
connected to P3A and P4A on the AD8339 evaluation
board, and snap the standoffs labeled MH502, MH504, and
MH505 that are provided with the AD9271 into the AD8339
evaluation board standoff holes in the center of the board.
The standoffs automatically lock into place and create a
direct connection between the AD9271 CWDx± outputs
and the AD8339 inputs.
DOUTx+, DOUTx: If an alternative data capture method
to the setup described in Figure 80 is used, optional receiver
terminations, R601 to R610, can be installed next to the
high speed backplane connector.
相关PDF资料
PDF描述
MS27474E10B99SC CONN RCPT 7POS JAM NUT W/SCKT
AD1671JQ IC ADC SNGL 12BIT 28-CDIP
VI-BNP-IV-F1 CONVERTER MOD DC/DC 13.8V 150W
VE-J60-MW-B1 CONVERTER MOD DC/DC 5V 100W
AD7878LPZ IC ADC 12BIT W/DSP INT 28-PLCC
相关代理商/技术参数
参数描述
AD9271BSVZRL-50 功能描述:IC ADC OCT 12BIT 50MSPS 100-TQFP RoHS:是 类别:集成电路 (IC) >> 数据采集 - 模数转换器 系列:- 产品培训模块:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 标准包装:250 系列:- 位数:12 采样率(每秒):1.8M 数据接口:并联 转换器数目:1 功率耗散(最大):1.82W 电压电源:模拟和数字 工作温度:-40°C ~ 85°C 安装类型:表面贴装 封装/外壳:48-LQFP 供应商设备封装:48-LQFP(7x7) 包装:管件 输入数目和类型:2 个单端,单极
AD9271BSVZRL7-25 制造商:AD 制造商全称:Analog Devices 功能描述:Octal LNA/VGA/AAF/ADC and Crosspoint Switch
AD9271BSVZRL7-40 制造商:AD 制造商全称:Analog Devices 功能描述:Octal LNA/VGA/AAF/ADC and Crosspoint Switch
AD9271BSVZRL7-50 制造商:AD 制造商全称:Analog Devices 功能描述:Octal LNA/VGA/AAF/ADC and Crosspoint Switch
AD9272 制造商:AD 制造商全称:Analog Devices 功能描述:Octal LNA/VGA/AAF/ADC and Crosspoint Switch