参数资料
型号: AD9520-5BCPZ-REEL7
厂商: Analog Devices Inc
文件页数: 9/76页
文件大小: 0K
描述: IC CLOCK GEN EXT VCO 64LFCSP
设计资源: Synchronizing Multiple AD9910 1 GSPS Direct Digital Synthesizers (CN0121)
Phase Coherent FSK Modulator (CN0186)
标准包装: 750
类型: 时钟发生器,扇出配送
PLL:
输入: CMOS,LVDS,LVPECL
输出: CMOS,LVPECL
电路数: 1
比率 - 输入:输出: 2:12,2:24
差分 - 输入:输出: 是/是
频率 - 最大: 2.4GHz
除法器/乘法器: 是/无
电源电压: 3.135 V ~ 3.465 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 64-VFQFN 裸露焊盘,CSP
供应商设备封装: 64-LFCSP-VQ(9x9)
包装: 带卷 (TR)
Data Sheet
AD9520-5
Rev. A | Page 17 of 76
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Figure 5. Pin Configuration
Table 18. Pin Function Descriptions
Pin No.
Input/
Output
Pin Type
Mnemonic
Description
1, 11, 12, 32,
40, 41, 49,
57, 60, 61
I
Power
VS
3.3 V Power Pins.
2
O
3.3 V CMOS
REFMON
Reference Monitor (Output). This pin has multiple selectable outputs.
3
O
3.3 V CMOS
LD
Lock Detect (Output). This pin has multiple selectable outputs.
4
I
Power
VCP
Power Supply for Charge Pump (CP); VS ≤ VCP ≤5.25 V. VCP must still be connected to
3.3 V if the PLL is not used.
5
O
Loop filter
CP
Charge Pump (Output). This pin connects to an external loop filter; it can be left
unconnected if the PLL is not used.
6
O
3.3 V CMOS
STATUS
Programmable Status Output.
7
I
3.3 V CMOS
REF_SEL
Reference Select. This pin selects REF1 (low) or REF2 (high) and has an internal 30 kΩ
pull-down resistor.
8
I
3.3 V CMOS
SYNC
Manual Synchronization and Manual Holdover. This pin initiates a manual
synchronization and is used for manual holdover. Active low. This pin has an
internal 30 kΩ pull-up resistor.
9, 10
NC
No Connect. Do not connect to these pins. These pins can be left floating.
13
I
Differential
clock input
CLK
Along with CLK, this pin is the differential input for the clock distribution section.
14
I
Differential
clock input
CLK
Along with CLK, this pin is the differential input for the clock distribution section. If a
single-ended input is connected to the CLK pin, connect a 0.1 F bypass capacitor
from this pin to ground.
NOTES
1. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN.
2. EXPOSED DIE PAD MUST BE CONNECTED TO GND.
PIN 1
INDICATOR
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
S
D
IO/S
D
A
S
DO
G
ND
SP1
SP0
EEPR
O
M
R
ESET
PD
O
UT
9
(
O
UT
9A)
O
UT
9
(
O
UT
9B)
V
S
_DRV
O
UT
10
(
O
UT
10A)
O
UT
10
(
O
UT
10B)
O
UT
11
(
O
UT
11A)
O
UT
11
(
O
UT
11B)
VS
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
RE
F
IN
(
RE
F
1)
RE
F
IN
(
RE
F
2)
C
PR
SET
VS
G
ND
R
SET
VS
O
UT
0
(
O
UT
0A)
O
UT
0
(
O
UT
0B)
V
S
_DRV
O
UT
1
(
O
UT
1A)
O
UT
1
(
O
UT
1B)
O
UT
2
(
O
UT
2A)
O
UT
2
(
O
UT
2B)
VS
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
VS
REFMON
LD
VCP
CP
STATUS
REF_SEL
SYNC
NC
VS
CLK
CS
SCLK/SCL
OUT3 (OUT3A)
OUT3 (OUT3B)
VS_DRV
OUT4 (OUT4A)
OUT4 (OUT4B)
OUT5 (OUT5A)
OUT5 (OUT5B)
VS
OUT8 (OUT8B)
OUT8 (OUT8A)
OUT7 (OUT7B)
OUT7 (OUT7A)
VS_DRV
OUT6 (OUT6B)
OUT6 (OUT6A)
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
AD9520-5
TOP VIEW
(Not to Scale)
07239-
003
相关PDF资料
PDF描述
AD9522-0BCPZ-REEL7 IC CLOCK GEN 2.8GHZ VCO 64LFCSP
AD9522-1BCPZ-REEL7 IC CLOCK GEN 2.5GHZ VCO 64LFCSP
AD9522-2BCPZ IC CLOCK GEN 2.2GHZ VCO 64LFCSP
AD9522-3BCPZ-REEL7 IC CLOCK GEN 2GHZ VCO 64LFCSP
AD9522-4BCPZ-REEL7 IC CLOCK GEN 1.6GHZ VCO 64LFCSP
相关代理商/技术参数
参数描述
AD9521JH 制造商:未知厂家 制造商全称:未知厂家 功能描述:Log/Antilog Amplifier
AD9521KH 制造商:未知厂家 制造商全称:未知厂家 功能描述:Log/Antilog Amplifier
AD9521SE 制造商:未知厂家 制造商全称:未知厂家 功能描述:Log/Antilog Amplifier
AD9521SH 制造商:未知厂家 制造商全称:未知厂家 功能描述:Log/Antilog Amplifier
AD9521TE 制造商:未知厂家 制造商全称:未知厂家 功能描述:Log/Antilog Amplifier