参数资料
型号: AD9522-1BCPZ-REEL7
厂商: Analog Devices Inc
文件页数: 58/84页
文件大小: 0K
描述: IC CLOCK GEN 2.5GHZ VCO 64LFCSP
标准包装: 750
类型: 时钟发生器,扇出配送
PLL:
输入: CMOS,LVDS,LVPECL
输出: CMOS,LVDS
电路数: 1
比率 - 输入:输出: 2:12,2:24
差分 - 输入:输出: 是/是
频率 - 最大: 2.65GHz
除法器/乘法器: 是/无
电源电压: 3.135 V ~ 3.465 V
工作温度: -40°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 64-VFQFN 裸露焊盘,CSP
供应商设备封装: 64-LFCSP-VQ(9x9)
包装: 带卷 (TR)
AD9522-1
Rev. 0 | Page 61 of 84
REGISTER MAP
Register addresses that are not listed in Table 48 are not used, and writing to those registers has no effect. Writing to register addresses
marked unused should have 0x00 written to them, unless otherwise noted.
Table 48. Register Map Overview
Addr
(Hex)
Parameter
Bit 7 (MSB)
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0 (LSB)
Default
Value
(Hex)
Serial Port Configuration
000
Serial port config
(SPI mode)
SDO active
LSB first/
addr incr
Soft reset
(self-
clearing)
Unused
Soft reset
(self-
clearing)
LSB first/
addr incr
SDO active
00
Serial port config
(IC mode)
Unused
Soft reset
(self-
clearing)
Unused
Soft reset
(self-
clearing)
Unused
00
001
Unused
N/A
002
Reserved (read-only)
N/A
003
Reserved (read-only)
N/A
004
Readback
control
Unused
Readback
active regs
00
EEPROM ID
005
EEPROM
customer
version ID
EEPROM customer version ID (LSB)
00
006
EEPROM customer version ID (MSB)
00
007
to
00F
Unused
00
PLL
010
PFD charge
pump
PFD polarity
Charge pump current
Charge pump mode
PLL power-down
7D
011
R counter
14-bit R counter, Bits[7:0] (LSB)
01
012
Unused
14-bit R counter, Bits[13:8] (MSB)
00
013
A counter
Unused
6-bit A counter
00
014
B counter
13-bit B counter, Bits[7:0] (LSB)
03
015
Unused
13-bit B counter, Bits[12:8] (MSB)
00
016
PLL_CTRL_1
Set CP pin
to VCP/2
Reset
R counter
Reset
A and B
counters
Reset all
counters
B counter
bypass
Prescaler P
06
017
PLL_CTRL_2
STATUS pin control
Antibacklash pulse width
00
018
PLL_CTRL_3
Enable CMOS
reference input
dc offset
Lock detect counter
Digital
lock
detect
window
Disable
digital
lock detect
VCO calibration divider
VCO
calibration
now
06
019
PLL_CTRL_4
R, A, B counters
SYNC pin reset
R path delay
N path delay
00
01A
PLL_CTRL_5
Enable STATUS
pin divider
Ref freq
monitor
threshold
LD pin control
00
01B
PLL_CTRL_6
Enable VCO
frequency
monitor
Enable
REF2
(REFIN)
frequency
monitor
Enable
REF1
(REFIN)
frequency
monitor
REFMON pin control
00
01C
PLL_CTRL_7
Disable
switchover
deglitch
Select
REF2
Use
REF_SEL
pin
Enable
automatic
reference
switchover
Stay on REF2
Enable
REF2
Enable
REF1
Enable
differential
reference
00
01D
PLL_CTRL_8
Enable
Status_EEPROM
at STATUS pin
Enable
XTAL
OSC
Enable
clock
doubler
Disable
PLL status
register
Enable LD
pin
comparator
Unused
Enable
external
holdover
Enable
holdover
80
相关PDF资料
PDF描述
AD9522-2BCPZ IC CLOCK GEN 2.2GHZ VCO 64LFCSP
AD9522-3BCPZ-REEL7 IC CLOCK GEN 2GHZ VCO 64LFCSP
AD9522-4BCPZ-REEL7 IC CLOCK GEN 1.6GHZ VCO 64LFCSP
AD9522-5BCPZ IC CLOCK GEN 2.4GHZ 64LFCSP
AD9523-1BCPZ-REEL7 IC INTEGER-N CLCK GEN 72LFCSP
相关代理商/技术参数
参数描述
AD9522-2 制造商:AD 制造商全称:Analog Devices 功能描述:12 LVDS/24 CMOS Output Clock Generator with Integrated 2.2 GHz VCO
AD9522-2/PCBZ 功能描述:BOARD EVAL FOR AD9522-2 CLK GEN RoHS:是 类别:编程器,开发系统 >> 评估演示板和套件 系列:- 标准包装:1 系列:- 主要目的:电信,线路接口单元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要属性:T1/J1/E1 LIU 次要属性:- 已供物品:板,电源,线缆,CD 其它名称:82EBV2081
AD9522-2BCPZ 功能描述:IC CLOCK GEN 2.2GHZ VCO 64LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:2,000 系列:- 类型:PLL 时钟发生器 PLL:带旁路 输入:LVCMOS,LVPECL 输出:LVCMOS 电路数:1 比率 - 输入:输出:2:11 差分 - 输入:输出:是/无 频率 - 最大:240MHz 除法器/乘法器:是/无 电源电压:3.135 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:32-LQFP 供应商设备封装:32-TQFP(7x7) 包装:带卷 (TR)
AD9522-2BCPZ-REEL7 功能描述:IC CLOCK GEN 2.2GHZ VCO 64LFCSP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:2,000 系列:- 类型:PLL 时钟发生器 PLL:带旁路 输入:LVCMOS,LVPECL 输出:LVCMOS 电路数:1 比率 - 输入:输出:2:11 差分 - 输入:输出:是/无 频率 - 最大:240MHz 除法器/乘法器:是/无 电源电压:3.135 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:表面贴装 封装/外壳:32-LQFP 供应商设备封装:32-TQFP(7x7) 包装:带卷 (TR)
AD9522-3 制造商:AD 制造商全称:Analog Devices 功能描述:12 LVDS/24 CMOS Output Clock Generator with Integrated 2 GHz VCO