参数资料
型号: ADSP-21065LKSZ-240
厂商: Analog Devices Inc
文件页数: 30/44页
文件大小: 0K
描述: IC DSP CONTROLLR 544KBIT 208MQFP
产品培训模块: SHARC Processor Overview
标准包装: 1
系列: SHARC®
类型: 浮点
接口: 主机接口,串行端口
时钟速率: 60MHz
非易失内存: 外部
芯片上RAM: 64kB
电压 - 输入/输出: 3.30V
电压 - 核心: 3.30V
工作温度: 0°C ~ 85°C
安装类型: 表面贴装
封装/外壳: 208-BFQFP
供应商设备封装: 208-MQFP(28x28)
包装: 托盘
其它名称: ADSP-21065LKSZ240
ADSP-21065LKSZ240-ND
REV. C
ADSP-21065L
–36–
OUTPUT DRIVE CURRENT
SOURCE VOLTAGE – V
80
0
3.50
SOURCE
CURRENT
mA
0.50
1.00
1.50
2.00
2.50
3.00
60
–40
–100
–120
20
–20
40
0
–80
–60
3.3V, +25 C
3.6V, –40 C
3.1V, +100 C
3.6V, –40 C
VOL
VOH
3.1V, +85 C
3.1V, +100 C
3.1V, +85 C
3.3V, +25 C
Figure 24. Typical Drive Currents
TEST CONDITIONS
Output Disable Time
Output pins are considered to be disabled when they stop driv-
ing, go into a high impedance state, and start to decay from
their output high or low voltage. The time for the voltage on the
bus to decay by
DV is dependent on the capacitive load, CL and
the load current, IL. This decay time can be approximated by
the following equation:
t
CV
I
DECAY
L
=
D
The output disable time tDIS is the difference between tMEASURED
and tDECAY as shown in Figure 26. The time tMEASURED is the
interval from when the reference signal switches to when the
output voltage decays
DV from the measured output high or
output low voltage. tDECAY is calculated with test loads CL and
IL, and with
DV equal to 0.5 V.
Output Enable Time
Output pins are considered to be enabled when they have made
a transition from a high impedance state to when they start
driving. The output enable time tENA is the interval from when a
reference signal reaches a high or low voltage level to when the
output has reached a specified high or low trip point, as shown
in the Output Enable/Disable diagram. If multiple pins (such as
the data bus) are enabled, the measurement value is that of the
first pin to start driving.
Example System Hold Time Calculation
To determine the data output hold time in a particular system,
first calculate tDECAY using the equation given above. Choose
DV
to be the difference between the ADSP-21065L’s output voltage
and the input threshold for the device requiring the hold time. A
typical
DV will be 0.4 V. CL is the total bus capacitance (per
data line), and IL is the total leakage or three-state current (per
data line). The hold time will be tDECAY plus the minimum
disable time (i.e., tDATRWH for the write cycle).
REFERENCE
SIGNAL
tDIS
OUTPUT STARTS
DRIVING
VOH (MEASURED) – V
VOL (MEASURED) + V
tMEASURED
VOH (MEASURED)
VOL (MEASURED)
2.0V
1.0V
VOH (MEASURED)
VOL (MEASURED)
HIGH-IMPEDANCE STATE.
TEST CONDITIONS CAUSE
THIS VOLTAGE TO BE
APPROXIMATELY 1.5V
OUTPUT STOPS
DRIVING
tENA
tDECAY
OUTPUT
Figure 25. Output Enable
+1.5V
50pF
TO
OUTPUT
PIN
IOL
IOH
Figure 26. Equivalent Device Loading for AC Measure-
ments (Includes All Fixtures)
INPUT OR
OUTPUT
1.5V
Figure 27. Voltage Reference Levels for AC Measure-
ments (Except Output Enable/Disable)
相关PDF资料
PDF描述
GEC07DRTI CONN EDGECARD 14POS DIP .100 SLD
TAP106M035DCS CAP TANT 10UF 35V 20% RADIAL
HMM36DRTF CONN EDGECARD 72POS DIP .156 SLD
VI-B12-CW-B1 CONVERTER MOD DC/DC 15V 100W
VE-21K-CY-F3 CONVERTER MOD DC/DC 40V 50W
相关代理商/技术参数
参数描述
ADSP-21065LKSZ-264 功能描述:IC DSP CONTROLL 544KBIT 208-MQFP RoHS:是 类别:集成电路 (IC) >> 嵌入式 - DSP(数字式信号处理器) 系列:SHARC® 标准包装:40 系列:TMS320DM64x, DaVinci™ 类型:定点 接口:I²C,McASP,McBSP 时钟速率:400MHz 非易失内存:外部 芯片上RAM:160kB 电压 - 输入/输出:3.30V 电压 - 核心:1.20V 工作温度:0°C ~ 90°C 安装类型:表面贴装 封装/外壳:548-BBGA,FCBGA 供应商设备封装:548-FCBGA(27x27) 包装:托盘 配用:TMDSDMK642-0E-ND - DEVELPER KIT W/NTSC CAMERA296-23038-ND - DSP STARTER KIT FOR TMS320C6416296-23059-ND - FLASHBURN PORTING KIT296-23058-ND - EVAL MODULE FOR DM642TMDSDMK642-ND - DEVELOPER KIT W/NTSC CAMERA
ADSP-2106X 制造商:AD 制造商全称:Analog Devices 功能描述:DSP Microcomputer Family
ADSP-2109 制造商:AD 制造商全称:Analog Devices 功能描述:Low Cost DSP Microcomputers
ADSP-2109KP-80 制造商:AD 制造商全称:Analog Devices 功能描述:Low Cost DSP Microcomputers
ADSP-2109LKP-55 制造商:AD 制造商全称:Analog Devices 功能描述:Low Cost DSP Microcomputers