参数资料
型号: AGLE3000V2-FFG484C
元件分类: FPGA
英文描述: FPGA, 75264 CLBS, 3000000 GATES, PBGA484
封装: 23 X 23 MM, 2.23 MM HEIGHT, 1 MM PITCH, FBGA-484
文件页数: 9/156页
文件大小: 5023K
代理商: AGLE3000V2-FFG484C
IGLOOe DC and Switching Characteristics
2- 92
Advance v0.3
Clock Conditioning Circuits
CCC Electrical Specifications
Timing Characteristics
Table 2-135 IGLOOe CCC/PLL Specification
For IGLOOe V2 or V5 Devices, 1.5 V DC Core Supply Voltage
Parameter
Min.
Typ.
Max.
Units
Clock Conditioning Circuitry Input Frequency fIN_CCC
1.5
250
MHz
Clock Conditioning Circuitry Output Frequency fOUT_CCC
0.75
250
MHz
Serial Clock (SCLK) for Dynamic PLL3
100
ps
Delay Increments in Programmable Delay Blocks1, 2
360
Number of Programmable Values in Each Programmable Delay
Block
32
ns
Input Cycle-to-Cycle Jitter (peak magnitude)
1
CCC Output Peak-to-Peak Period Jitter FCCC_OUT
Max Peak-to-Peak Period Jitter
1 Global
Network
Used
External
FB Used
3 Global
Networks
Used
0.75 MHz to 24 MHz
0.50%
0.75%
0.70%
24 MHz to 100 MHz
1.00%
1.50%
1.20%
100 MHz to 250 MHz
2.50%
3.75%
2.75%
Acquisition Time
LockControl = 0
300
s
LockControl = 1
6.0
ms
Tracking Jitter
LockControl = 0
2.5
ns
LockControl = 1
1.5
ns
Output Duty Cycle
48.5
51.5
%
Delay Range in Block: Programmable Delay 1 1, 2, 4
1.25
15.65
ns
Delay Range in Block: Programmable Delay 2 1, 2, 4
0.025
15.65
ns
Delay Range in Block: Fixed Delay 1, 2
3.5
ns
Notes:
1. This delay is a function of voltage and temperature. See Table 2-6 on page 2-6 and Table 2-7 on page 2-6
for deratings.
2. TJ = 25°C, VCC = 1.5 V
3. Maximum value obtained for a Std. speed grade device in Worst Case Commercial Conditions.For specific
junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.
4. For definitions of Type 1 and Type 2, refer to the PLL Block Diagram in the Clock Conditioning Circuits in
IGLOO and ProASIC3 Devices chapter of the handbook.
5. Tracking jitter is defined as the variation in clock edge position of PLL outputs with reference to the PLL
input clock edge. Tracking jitter does not measure the variation in PLL output period, which is covered by
the period jitter parameter.
相关PDF资料
PDF描述
AGOF5S3P-20.00MHZ OCXO, CLOCK, 20 MHz, HCMOS OUTPUT
AH110-89G 50 MHz - 2000 MHz RF/MICROWAVE WIDE BAND MEDIUM POWER AMPLIFIER
AH1464 SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 2.6mm, THROUGH HOLE-STRAIGHT
AH1682 SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 2.65mm, PANEL MOUNT
AH1482 SNAP ACTING/LIMIT SWITCH, SPDT, MOMENTARY, 2.65mm, THROUGH HOLE-STRAIGHT
相关代理商/技术参数
参数描述
AGLE3000V2-FFG896 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
AGLE3000V2-FFG896ES 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
AGLE3000V2-FFG896I 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
AGLE3000V2-FFG896PP 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology
AGLE3000V2-FFGG896 制造商:ACTEL 制造商全称:Actel Corporation 功能描述:IGLOOe Low-Power Flash FPGAs with Flash Freeze Technology