参数资料
型号: BR34L02FVT-WE2
厂商: Rohm Semiconductor
文件页数: 11/18页
文件大小: 0K
描述: IC EEPROM I2C SPD 2KB 8-TSSOP
标准包装: 1
格式 - 存储器: EEPROMs - 串行
存储器类型: EEPROM
存储容量: 2K (256 x 8)
速度: 400kHz
接口: I²C,2 线串口
电源电压: 1.7 V ~ 5.5 V
工作温度: -40°C ~ 85°C
封装/外壳: 8-TSSOP(0.173",4.40mm 宽)
供应商设备封装: 8-TSSOP-B
包装: 标准包装
其它名称: BR34L02FVT-WE2DKR
BR34L02FV-W
Technical Note
● WP effective timing
WP is normally fixed at "H" or "L". However, in case WP needs to be controlled in order to cancel the Write command, pay
attention to “WP effective timing” as follows:
The Write command is canceled by setting WP to "H" within the WP cancellation effective period.
The period from the START condition to the rising edge of the clock (which takes in the data DO - the first byte of the Page Write
data) is the ‘invalid cancellation period’. WP input is considered inconsequential during this period. The setup time for the rising
edge of the SCL, which takes in DO, must be more than 100ns.
The period from the rising edge of SCL (which takes in the data D0) to the end of internal write cycle (tWR) is the ‘effective
cancellation period’. When WP is set to "H" during tWR, Write operation is stopped, making it necessary to rewrite the data.
It is not necessary to wait for tWR (5ms max.) after stopping the Write command by WP because the device is in standby mode.
? The
rising edge of the clock
which take in D0
SCL
? The rising edge
? of SDA
SCL
SDA
D1
D0
ACK
SDA
D0
ACK
AN ENLARGEMENT
AN
ENLARGEMENT
A
T
C WORD
K
SDA
S
SLAVE
A
R ADDRESS L ADDRESS
T
A
C
K
L
A
C
D7 D6 D5 D4 D3 D2 D1 D0 K
L
DATA
A
C
K
L
S
T
O
P
tWR
WP cancellation
WP cancellation
Stop of the write
WP
invalid period
effective period
operation
Data is not
No
data
will
be
guaranteed
Fig.41 WP effective timing
● Command cancellation from the START and STOP conditions
Command input is canceled by successive inputs of START and STOP conditions. (Refer to Fig.42)
However, during ACK or data output, the device may set the SDA line to Low, making operation of the START and STOP
conditions impossible, and thus preventing reset. In this case execute reset by software. (Refer to Fig.39)
The internal address counter will not be determined when operating the Cancel command by the START and STOP
conditions during Random, Sequential or Current Read. Operate a Random Read in this case.
SCL
SDA
1
0
1
0
START
CONDITION
STOP
CONDITION
Fig.42 Command cancellation by the START and STOP conditions during input of the Slave Address
www.rohm.com
? 2009 ROHM Co., Ltd. All rights reserved.
11/17
2009.04 - Rev.A
相关PDF资料
PDF描述
AGL125V5-FG144 IC FPGA 1KB FLASH 125K 144FBGA
A3P060-CS121I IC FPGA 1KB FLASH 60K 121-CSP
BR24T64F-WE2 IC EEPROM I2C 64K 400KHZ 8-SOP
A3P060-CSG121I IC FPGA 1KB FLASH 60K 121-CSP
AGL030V2-CSG81I IC FPGA 1KB FLASH 30K 81-CSP
相关代理商/技术参数
参数描述
BR34L02FVT-WSE2 制造商:ROHM Semiconductor 功能描述:IC EEPROM
BR34L02FV-W 制造商:ROHM 制造商全称:Rohm 功能描述:DDR1/DDR2 For memory module) SPD Memory
BR34L02FV-W_09 制造商:ROHM 制造商全称:Rohm 功能描述:DDR1/DDR2 For memory module) SPD Memory
BR34L02FV-WE2 功能描述:电可擦除可编程只读存储器 SRL 256X8 BIT RoHS:否 制造商:Atmel 存储容量:2 Kbit 组织:256 B x 8 数据保留:100 yr 最大时钟频率:1000 KHz 最大工作电流:6 uA 工作电源电压:1.7 V to 5.5 V 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:SOIC-8
BR34L02-W 制造商:ROHM 制造商全称:Rohm 功能描述:2Kbit Serial I2C BUS EEPROM For SPD DRAM Memory Module