参数资料
型号: EP20K100EFI784-1
厂商: ALTERA CORP
元件分类: PLD
英文描述: LOADABLE PLD, PBGA784
文件页数: 39/65页
文件大小: 781K
代理商: EP20K100EFI784-1
66
Altera Corporation
APEX 20K Programmable Logic Device Family Data Sheet
Preliminary Information
The Quartus software provides support to design PCBs with SameFrame
pin-out devices. Devices can be defined for present and future use. The
Quartus software generates pin-outs describing how to lay out a board to
take advantage of this migration (see Figure 30).
Figure 30. SameFrame Pin-Out Example
ClockLock &
ClockBoost
Features
APEX 20K devices support the ClockLock and ClockBoost clock
management features, which are implemented with PLLs. The ClockLock
circuitry uses a synchronizing PLL that reduces the clock delay and skew
within a device. This reduction minimizes clock-to-output and setup
times while maintaining zero hold times. The ClockBoost circuitry, which
provides a clock multiplier, allows the designer to enhance device area
efficiency by sharing resources within the device. The ClockBoost
circuitry allows the designer to distribute a low-speed clock and multiply
that clock on-device. APEX 20K devices include a high-speed clock trace;
unlike ASICs, the user does not have to design and optimize the clock
trace. The ClockLock and ClockBoost features work in conjunction with
the APEX 20K device’s high-speed clock to provide significant
improvements in system performance and bandwidth.
The ClockLock and ClockBoost features in APEX 20K devices are enabled
through the Quartus software. External devices are not required to use
these features.
Designed for 672-Pin FineLine BGA Package
Printed Circuit Board
324-Pin FineLine BGA Package
(Reduced I/O Count or
Logic Requirements)
672-Pin FineLine BGA Package
(Increased I/O Count or
Logic Requirements)
324-Pin
FineLine
BGA
672-Pin
FineLine
BGA
相关PDF资料
PDF描述
EP20K100EFI784-2 LOADABLE PLD, PBGA784
EP20K100EFI784-3 LOADABLE PLD, PBGA784
EP20K200BC784-1 LOADABLE PLD, PBGA784
EP20K200BC784-2 LOADABLE PLD, PBGA784
EP20K200BC784-3 LOADABLE PLD, PBGA784
相关代理商/技术参数
参数描述
EP20K100EQC208-1 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 416 Macro 151 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K100EQC208-1ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA
EP20K100EQC208-1X 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 416 Macro 151 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K100EQC208-2 功能描述:FPGA - 现场可编程门阵列 CPLD - APEX 20K 416 Macro 151 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EP20K100EQC208-2ES 制造商:未知厂家 制造商全称:未知厂家 功能描述:FPGA