参数资料
型号: EPF10K100E
厂商: Altera Corporation
英文描述: Embedded Programmable Logic Family(FLEX10KE嵌入式可编程逻辑系列)
中文描述: 嵌入式可编程逻辑系列(FLEX10KE嵌入式可编程逻辑系列)
文件页数: 11/31页
文件大小: 299K
代理商: EPF10K100E
Altera Corporation
879
AN 91: Understanding FLEX 10K Timing
t
EABWESU
EAB
WE
setup time before clock when using input register.
The minimum time a signal must be stable at the EAB
WE
input before the EAB input register clock’s rising edge to
ensure that the input register correctly stores the input
data.
t
EABWEH
EAB
WE
hold time after clock when using input register.
The minimum time a signal must be stable at the EAB
WE
input after the EAB input register clock’s rising edge to
ensure that the input register correctly stores the input
data.
t
EABWDSU
EAB data setup time before falling edge of write pulse
when not using input registers. The minimum time a
signal must be stable at the EAB data input before the
falling edge of the EAB
WE
input to ensure that the RAM
correctly stores the input data.
t
EABWDH
EAB data hold time after falling edge of write pulse when
not using input registers. The minimum time a signal
must be stable at the EAB data input after the falling edge
of the EAB
WE
input to ensure that the RAM correctly
stores the input data.
t
EABWASU
EAB address setup time before rising edge of write pulse
when not using input registers. The minimum time a
signal must be stable at the EAB address input before the
rising edge of the EAB
WE
input to ensure that the RAM
correctly stores the input data.
t
EABWAH
EAB address hold time after falling edge of write pulse
when not using input registers. The minimum time a
signal must be stable at the EAB address input after the
falling edge of the EAB
WE
input to ensure that the RAM
correctly stores the input data.
t
EABWO
EAB write enable to data output valid delay. The delay
from the rising edge of the EAB
WE
input to data, which
was just written into RAM, appearing at the EAB data
output.
相关PDF资料
PDF描述
EPF10K70 Embedded Programmable Logic Family(FLEX10K嵌入式可编程逻辑系列)
EPF10K10A Embedded Programmable Logic Family(FLEX10K嵌入式可编程逻辑系列)
EPF10K250A Embedded Programmable Logic Family(FLEX10K嵌入式可编程逻辑系列)
EPF10K30 Embedded Programmable Logic Family(FLEX10K嵌入式可编程逻辑系列)
EPF10K200E Embedded Programmable Logic Family(FLEX10KE嵌入式可编程逻辑系列)
相关代理商/技术参数
参数描述
EPF10K100EBC356-1 功能描述:FPGA - 现场可编程门阵列 FPGA - Flex 10K 624 LABs 274 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EPF10K100EBC356-1DX 制造商:未知厂家 制造商全称:未知厂家 功能描述:ASIC
EPF10K100EBC356-1N 功能描述:FPGA - 现场可编程门阵列 FPGA - Flex 10K 624 LABs 274 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EPF10K100EBC356-1X 功能描述:FPGA - 现场可编程门阵列 FPGA - Flex 10K 624 LABs 274 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256
EPF10K100EBC356-2 功能描述:FPGA - 现场可编程门阵列 FPGA - Flex 10K 624 LABs 274 IOs RoHS:否 制造商:Altera Corporation 系列:Cyclone V E 栅极数量: 逻辑块数量:943 内嵌式块RAM - EBR:1956 kbit 输入/输出端数量:128 最大工作频率:800 MHz 工作电源电压:1.1 V 最大工作温度:+ 70 C 安装风格:SMD/SMT 封装 / 箱体:FBGA-256