参数资料
型号: GS841Z36CGT-166IT
厂商: GSI TECHNOLOGY
元件分类: SRAM
英文描述: 128K X 36 ZBT SRAM, 7 ns, PQFP100
封装: ROHS COMPLIANT, TQFP-100
文件页数: 2/28页
文件大小: 250K
代理商: GS841Z36CGT-166IT
GS841Z18CGT/GS841Z36CGT
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01 8/2011
10/28
2011, GSI Technology
Burst Cycles
Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from
read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address
generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when
driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write
the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into
Load mode.
Burst Order
The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been
accessed. The burst sequence is determined by the state of the Linear Burst Order pin (LBO). When this pin is Low, a linear burst
sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables
below for details.
Note:
There is a pull-up device on the FT pin and a pull-down device on the ZZ pin , so this input pin can be unconnected and the chip will operate in
the default states as specified in the above tables.
Burst Counter Sequences
Mode Pin Functions
Mode Name
Pin Name
State
Function
Burst Order Control
LBO
L
Linear Burst
H
Interleaved Burst
Output Register Control
FT
LFlow Through
H or NC
Pipeline
Power Down Control
ZZ
L or NC
Active
H
Standby, IDD = ISB
Note:
The burst counter wraps to initial state on the 5th clock.
Note:
The burst counter wraps to initial state on the 5th clock.
Linear Burst Sequence
A[1:0]
1st address
00
01
10
11
2nd address
01
10
11
00
3rd address
10
11
00
01
4th address
11
00
01
10
Interleaved Burst Sequence
A[1:0]
1st address
00
01
10
11
2nd address
01
00
11
10
3rd address
10
11
00
01
4th address
11
10
01
00
相关PDF资料
PDF描述
GS842Z18CB-250T 256K X 18 ZBT SRAM, 5.5 ns, PBGA119
GS8641ZV18GE-200 4M X 18 ZBT SRAM, 7.5 ns, PBGA165
GS8644Z18GE-225T 4M X 18 ZBT SRAM, 6.5 ns, PBGA165
GS8662QT10BD-200I 8M X 9 QDR SRAM, 0.45 ns, PBGA165
GS8662QT10BGD-250T 8M X 9 QDR SRAM, 0.45 ns, PBGA165
相关代理商/技术参数
参数描述
GS841Z36CGT-200 制造商:GSI Technology 功能描述:100 TQFP - Bulk
GS842Z18AB 制造商:GSI 制造商全称:GSI Technology 功能描述:4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS842Z18AB-100 制造商:GSI 制造商全称:GSI Technology 功能描述:4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS842Z18AB-100I 制造商:GSI 制造商全称:GSI Technology 功能描述:4Mb Pipelined and Flow Through Synchronous NBT SRAMs
GS842Z18AB-150 制造商:GSI 制造商全称:GSI Technology 功能描述:4Mb Pipelined and Flow Through Synchronous NBT SRAMs