参数资料
型号: IBM25PPC405GP-3DE266CZ
元件分类: 微控制器/微处理器
英文描述: 32-BIT, 266.66 MHz, RISC PROCESSOR, PBGA456
封装: 27 X 27 MM, ENHANCED, PLASTIC, BGA-456
文件页数: 27/60页
文件大小: 1480K
代理商: IBM25PPC405GP-3DE266CZ
PowerPC 405GP Embedded Processor Data Sheet
6/20/03
Page 33 of 60
that the use of these pins for strapping is not considered multiplexing since the strapping function is not
programmable.
Pull-Up and Pull-Down Resistors
Pull-up and pull-down resistors are used for strapping during reset and to retain unused or undriven inputs in
an appropriate state. The recommended pull-up value of 3k
to +3.3V (10k to +5V can be used on 5V
tolerant I/Os) and pull-down value of 1k
to GND, applies only to individually terminated signals. To prevent
possible damage to the device, I/Os capable of becoming outputs
must never be tied together and terminated
through a common resistor.
If your system-level test methodology permits, input-only signals can be connected together and terminated
through either a common resistor or directly to +3.3V or GND. When a resistor is used, its value must ensure
that the grouped I/Os reach a valid logic zero or logic one state when accounting for the total input current into
the PPC405GP.
Unused I/Os
Termination of some pins may be necessary when they are unused. Although the PPC405GP requires only
the pull-up and pull-down terminations as specified in the “Signal Functional Description” on page 34, good
design practice is to terminate all unused inputs or to configure I/Os such that they always drive. If unused,
the peripheral, SDRAM, and PCI buses should be configured and terminated as follows:
Peripheral interface—PerAddr0:31, PerData0:31, and all of the control signals are driven by default.
Terminate PerReady high and PerError low.
SDRAM—Program SDRAM0_CFG[EMDULR]=1 and SDRAM0_CFG[DCE]=1. This causes the
PPC405GP to actively drive all of the SDRAM address, data, and control signals.
PCI—The PCI pull-up requirements given in the Signal Functional Description apply only when the PCI
interface is being used. When the PCI bridge is unused, configure the PCI controller to park on the bus
and actively drive PCIAD31:0, PCIC3:0[BE3:0], and the remaining PCI control signals by doing the
following:
- Strap the PPC405GP to disable the internal PCI arbiter and to operate the PCI interface in
synchronous mode.
- Individually connect PCISErr, PCIPErr, PCITRDY, and PCIStop through 3k
resistors to +3.3V.
- Terminate PCIReq1:5 to +3.3V.
- Terminate PCIReq0[Gnt] to GND.
External Bus Control Signals
All peripheral bus control signals (PerCS0:7, PerR/W, PerWBE0:3, PerOE, PerWE, PerBLast, HoldAck,
ExtAck) are set to the high-impedance state when ExtReset=0. In addition, as detailed in the
PowerPC
405GP Embedded Processor User’s Manual, the peripheral bus controller can be programmed via
EBC0_CFG to float some of these control signals between transactions and/or when an external master
owns the peripheral bus. As a result, a pull-up resistor should be added to those control signals where an
undriven state may affect any devices receiving that particular signal.
The following table lists all of the I/O signals provided by the PPC405GP. Please refer to “Signals Listed
Alphabetically” on page 16 for the pin number to which each signal is assigned.
相关PDF资料
PDF描述
IBM25PPC405GP-3BE133C 32-BIT, 133.33 MHz, RISC PROCESSOR, PBGA456
IBM25PPC405GPR-3BA333CZ 32-BIT, 333 MHz, RISC PROCESSOR, PBGA456
IBM25PPC405GPR3DB400Z 32-BIT, 400 MHz, RISC PROCESSOR, PBGA456
IBM25PPC405GPR3BB400Z 32-BIT, 400 MHz, RISC PROCESSOR, PBGA456
IBM25PPC405GPR3DB266 32-BIT, 266 MHz, RISC PROCESSOR, PBGA456
相关代理商/技术参数
参数描述
IBM25PPC405GP-3EE200C 制造商:未知厂家 制造商全称:未知厂家 功能描述:MICROPROCESSOR|32-BIT|CMOS|BGA|413PIN|PLASTIC
IBM25PPC405GP3EE200CZ 制造商:未知厂家 制造商全称:未知厂家 功能描述:MICROPROCESSOR|32-BIT|CMOS|BGA|413PIN|PLASTIC
IBM25PPC405GP-3EE266C 制造商:未知厂家 制造商全称:未知厂家 功能描述:MICROPROCESSOR|32-BIT|CMOS|BGA|413PIN|PLASTIC
IBM25PPC405GP3EE266CZ 制造商:IBM 功能描述:
IBM25PPC405GPR3BB266 制造商:IBM 功能描述: