参数资料
型号: MAX17030EVKIT+
厂商: Maxim Integrated Products
文件页数: 27/39页
文件大小: 0K
描述: EVALUATION KIT FOR MAX17030
产品培训模块: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
标准包装: 1
系列: Quick-PWM™
主要目的: DC/DC,步降
输出及类型: 1,非隔离
输出电压: 0 ~ 1.5 V
输入电压: 7 ~ 26 V
稳压器拓扑结构: 降压
板类型: 完全填充
已供物品:
已用 IC / 零件: MAX17030
1/2/3-Phase Quick-PWM
IMVP-6.5 VID Controllers
Suspend Mode
When the processor enters low-power deeper sleep
The average inductor current per phase required to
make an output-voltage transition is:
mode, the IMVP-6.5 CPU sets the VID DAC code to a
lower output voltage and drives DPRSLPVR high. The
MAX17030/MAX17036 respond by slewing the internal
I L ?
C OUT
η TOTAL
× ( dV TARGET dt )
target voltage to the new DAC code, switching to single-
t TRAN =
phase operation, and letting the output voltage gradual-
ly drift down to the deeper sleep voltage. During the
transition, the MAX17030/MAX17036 blank both the
upper and lower PWRGD and CLKEN thresholds until
20μs after the internal target reaches the deeper sleep
voltage. Once the 20μs timer expires, the MAX17030/
MAX17036 reenable the lower PWRGD and CLKEN
threshold, but keep the upper threshold blanked.
Output-Voltage-Transition Timing
At the beginning of an output-voltage transition, the
MAX17030/MAX17036 blank both PWRGD thresholds,
preventing the PWRGD open-drain output from chang-
ing states during the transition. The controller enables
the lower PWRGD threshold approximately 20μs after
the slew-rate controller reaches the target output volt-
age, but the upper PWRGD threshold is enabled only if
the controller remains in forced-PWM operation. If the
controller enters pulse-skipping operation, the upper
PWRGD threshold remains blanked. The slew rate (set
by resistor R TIME ) must be set fast enough to ensure
that the transition can be completed within the maxi-
mum allotted time.
The MAX17030/MAX17036 automatically control the cur-
rent to the minimum level required to complete the transi-
tion. The total transition time depends on R TIME , the
voltage difference, and the accuracy of the slew-rate
controller (C SLEW accuracy). The slew rate is not depen-
dent on the total output capacitance, as long as the
surge current is less than the current limit. For all dynam-
ic VID transitions, the transition time (t TRAN ) is given by:
V NEW ? V OLD
( dV TARGET dt )
where dV TARGET /dt = 12.5mV/μs × 71.5k Ω /R TIME is the
slew rate, V OLD is the original output voltage, and V NEW
is the new target voltage. See TIME Slew-Rate
Accuracy in the Electrical Characteristics for slew-rate
limits. For soft-start and shutdown, the controller auto-
matically reduces the slew rate to 1/4.
where dV TARGET /dt is the required slew rate, C OUT is
the total output capacitance, and η TOTAL is the number
of active phases.
Deeper Sleep Transitions
When DPRSLPVR goes high, the MAX17030/MAX17036
immediately disable phases 2 and 3 (DH2, DL2 forced
low, PWM3 three-state, DRSKP low), and enter pulse-
skipping operation (see Figures 5 and 6). If the VIDs are
set to a lower voltage setting, the output drops at a rate
determined by the load and the output capacitance. The
internal target still ramps as before, and PWRGD
remains blanked high impedance until 20μs after the
output voltage reaches the internal target. Once this
time expires, PWRGD monitors only the lower threshold:
? Fast C4E Deeper Sleep Exit: When exiting deeper
sleep (DPRSLPVR pulled low) while the output volt-
age still exceeds the deeper sleep voltage, the
MAX17030/MAX17036 quickly slew (50mV/μs min
regardless of R TIME setting) the internal target volt-
age to the DAC code provided by the processor as
long as the output voltage is above the new target.
The controller remains in skip mode until the output
voltage equals the internal target. Once the internal
target reaches the output voltage, phase 2 is
enabled. The controller blanks PWRGD and CLKEN
(forced high impedance) until 20μs after the transi-
tion is completed. See Figure 5.
? Standard C4 Deeper Sleep Exit: When exiting
deeper sleep (DPRSLPVR pulled low) while the out-
put voltage is regulating to the deeper sleep volt-
age, the MAX17030/MAX17036 immediately
activate all enabled phases and ramp the output
voltage to the LFM DAC code provided by the
processor at the slew rate set by R TIME . The con-
troller blanks PWRGD and CLKEN (forced high
impedance) until 20μs after the transition is com-
pleted. See Figure 6.
______________________________________________________________________________________
27
相关PDF资料
PDF描述
RCC06DRAH CONN EDGECARD 12POS R/A .100 SLD
RBC12DRXH CONN EDGECARD 24POS DIP .100 SLD
RBC10DCSN CONN EDGECARD 20POS DIP .100 SLD
RBC10DRTS CONN EDGECARD 20POS DIP .100 SLD
RCC12DCMS CONN EDGECARD 24POS .100 WW
相关代理商/技术参数
参数描述
MAX17030EVKIT+ 功能描述:电源管理IC开发工具 MAX17030 Eval Kit RoHS:否 制造商:Maxim Integrated 产品:Evaluation Kits 类型:Battery Management 工具用于评估:MAX17710GB 输入电压: 输出电压:1.8 V
MAX17030GTL+ 功能描述:电压模式 PWM 控制器 1/2/3-Phase PWM IMVP-6.5 VID Ctlr RoHS:否 制造商:Texas Instruments 输出端数量:1 拓扑结构:Buck 输出电压:34 V 输出电流: 开关频率: 工作电源电压:4.5 V to 5.5 V 电源电流:600 uA 最大工作温度:+ 125 C 最小工作温度:- 40 C 封装 / 箱体:WSON-8 封装:Reel
MAX17030GTL+T 功能描述:电压模式 PWM 控制器 1/2/3-Phase PWM IMVP-6.5 VID Ctlr RoHS:否 制造商:Texas Instruments 输出端数量:1 拓扑结构:Buck 输出电压:34 V 输出电流: 开关频率: 工作电源电压:4.5 V to 5.5 V 电源电流:600 uA 最大工作温度:+ 125 C 最小工作温度:- 40 C 封装 / 箱体:WSON-8 封装:Reel
MAX17031ETG+ 功能描述:电压模式 PWM 控制器 Dual PWM Step-Down Controller RoHS:否 制造商:Texas Instruments 输出端数量:1 拓扑结构:Buck 输出电压:34 V 输出电流: 开关频率: 工作电源电压:4.5 V to 5.5 V 电源电流:600 uA 最大工作温度:+ 125 C 最小工作温度:- 40 C 封装 / 箱体:WSON-8 封装:Reel
MAX17031ETG+T 功能描述:电压模式 PWM 控制器 Dual PWM Step-Down Controller RoHS:否 制造商:Texas Instruments 输出端数量:1 拓扑结构:Buck 输出电压:34 V 输出电流: 开关频率: 工作电源电压:4.5 V to 5.5 V 电源电流:600 uA 最大工作温度:+ 125 C 最小工作温度:- 40 C 封装 / 箱体:WSON-8 封装:Reel