参数资料
型号: MC68302FC20CR2
厂商: FREESCALE SEMICONDUCTOR INC
元件分类: 微控制器/微处理器
英文描述: 4 CHANNEL(S), 10M bps, LOCAL AREA NETWORK CONTROLLER, PQFP132
封装: 0.950 X 0.950 INCH, 0.025 INCH PITCH, PLASTIC, QFP-132
文件页数: 79/128页
文件大小: 641K
代理商: MC68302FC20CR2
ETHERNET Controller
MOTOROLA
MC68EN302 REFERENCE MANUAL
4-15
LG—Rx Frame Length Violation, written by Ethernet controller.
A frame length greater than 1520 (maximum allowed receive frame length) was recognized.
In this situation, note that only the first 1520 bytes are written to the data buffer. This bit is
valid only if the L-bit is set. This frame should be discarded.
NO—Rx Nonoctet Aligned Frame, written by Ethernet controller.
The received frame contained a number of bits which is not a multiple of 8, and the CRC
check that occurred at the preceding byte boundary generated an error. This bit is valid only
if the L-bit is set. If this bit is set, the CR bit will not be set. This frame should be discarded.
SH—Short Frame, written by Ethernet controller.
The MC68EN302 does not support SH and this bit is always cleared. This bit indicates that
a frame length less than the minimum defined for this channel was recognized. This frame
should be discarded.
CR—Rx CRC Error, written by Ethernet controller.
This frame contains a CRC error and is an integral number of octets in length. This bit is
valid only if the L-bit is set. This frame should be discarded.
OV—Overrun, written by Ethernet controller.
A receive FIFO overrun occurred during frame reception. During a FIFO overflow, the status
bits also in this word (M, LG, NO, SH, CR, and CL) lose their normal meaning and are zero.
This bit is valid only if the L-bit is set. This frame should be discarded.
CL—Collision, written by Ethernet controller.
A collision occurred during frame reception and the frame was closed. This bit is set only if
a late collision occurred. This bit is valid only if the L-bit is set. This frame should be
discarded.
Data Length, written by Ethernet controller.
Data length indicates the number of octets written by the Ethernet controller into this BD’s
data buffer. It is written by the Ethernet controller upon the close of this BD.
Reason and ARIndex, written by Ethernet controller.
If INDEX_EN=1 in the AR_CNTRL register, then the Reason and ARIndex fields replace the
most significant byte of the Rx Buffer Pointer. The Reason and ARIndex are available on all
buffer descriptors for a frame when INDEX_EN is set, independent of the condition of the L
and F bits. When INDEX_EN = 0 the Reason and ARIndex fields are not modified by
hardware.
Rx Buffer Pointer, written by user.
The receive buffer pointer always points to the first location of the associated data buffer and
must be a multiple of 2. The data buffer must reside in memory external to the Ethernet
controller. When INDEX_EN=1, the most significant byte of the receive buffer pointer is
replaced by a reason and index field. When INDEX_EN=0, the receive buffer pointer is not
modified. See 4.6.1 Buffer Descriptor Modification for more details.
相关PDF资料
PDF描述
MC68HC000RC12 32-BIT, 12 MHz, MICROPROCESSOR, CPGA68
MC68HC05B32B 8-BIT, MROM, 2.1 MHz, MICROCONTROLLER, PDIP56
MC68HC705B16CFU 8-BIT, OTPROM, 2.1 MHz, MICROCONTROLLER, PQFP64
MC68HC705P6AVP 8-BIT, OTPROM, 2.1 MHz, MICROCONTROLLER, PDIP28
MC68HC711K4MFU2 8-BIT, OTPROM, 2 MHz, MICROCONTROLLER, PQFP80
相关代理商/技术参数
参数描述
MC68302FC25 制造商:MOTOROLA 制造商全称:Motorola, Inc 功能描述:Integrated Multiprotocol Processor User’s Manual
MC68302FC25C 功能描述:IC MPU MULTI-PROTOCOL 132-PQFP RoHS:否 类别:集成电路 (IC) >> 嵌入式 - 微处理器 系列:M683xx 标准包装:2 系列:MPC8xx 处理器类型:32-位 MPC8xx PowerQUICC 特点:- 速度:133MHz 电压:3.3V 安装类型:表面贴装 封装/外壳:357-BBGA 供应商设备封装:357-PBGA(25x25) 包装:托盘
MC68302FE16 制造商:未知厂家 制造商全称:未知厂家 功能描述:Communications Controller
MC68302FE16C 制造商:未知厂家 制造商全称:未知厂家 功能描述:Communications Controller
MC68302FE20 制造商:未知厂家 制造商全称:未知厂家 功能描述:Communications Controller