参数资料
型号: MCIMX357DVM5BR2
厂商: Freescale Semiconductor
文件页数: 4/147页
文件大小: 0K
描述: IC MPU I.MX35 400MAPBGA
标准包装: 1,000
系列: i.MX35
核心处理器: ARM11
芯体尺寸: 32-位
速度: 532MHz
连通性: 1 线,CAN,EBI/EMI,以太网,I²C,MMC,SPI,SSI,UART/USART,USB OTG
外围设备: DMA,I²S,LCD,POR,PWM,WDT
输入/输出数: 96
程序存储器类型: ROMless
RAM 容量: 128K x 8
电压 - 电源 (Vcc/Vdd): 1.33 V ~ 1.47 V
振荡器型: 外部
工作温度: -20°C ~ 70°C
封装/外壳: 400-LFBGA
包装: 带卷 (TR)
i.MX35 Applications Processors for Industrial and Consumer Products, Rev. 10
Freescale Semiconductor
101
ata_buffer_en is negated, the bus drives from device to host. Steering of the signal is such that contention
on the host and device tri-state buses is always avoided.
4.9.17.3
Timing Parameters
Table 68 shows the parameters used in the timing equations. These parameters depend on the
implementation of the ATA interface on silicon, the bus buffer used, the cable delay, and the cable skew.
Table 68. ATA Timing Parameters
Name
Description
Value/
Contributing Factor1
1 Values provided where applicable.
T
Bus clock period (ipg_clk_ata)
Peripheral clock
frequency
ti_ds
Set-up time ata_data to ata_iordy edge (UDMA-in only)
UDMA0
UDMA1
UDMA2, UDMA3
UDMA4
UDMA5
15 ns
10 ns
7ns
5ns
4ns
ti_dh
Hold time ata_iordy edge to ata_data (UDMA-in only)
UDMA0, UDMA1, UDMA2, UDMA3, UDMA4
UDMA5
5.0 ns
4.6 ns
tco
Propagation delay bus clock L-to-H to
ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data,
ata_buffer_en
12.0 ns
tsu
Set-up time ata_data to bus clock L-to-H
8.5 ns
tsui
Set-up time ata_iordy to bus clock H-to-L
8.5 ns
thi
Hold time ata_iordy to bus clock H to L
2.5 ns
tskew1 Maximum difference in propagation delay bus clock L-to-H to any of following signals
ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data
(write), ata_buffer_en
7ns
tskew2 Maximum difference in buffer propagation delay for any of following signals
ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_dior, ata_diow, ata_dmack, ata_data
(write), ata_buffer_en
Transceiver
tskew3 Maximum difference in buffer propagation delay for any of following signals ata_iordy,
ata_data (read)
Transceiver
tbuf
Maximum buffer propagation delay
Transceiver
tcable1 Cable propagation delay for ata_data
Cable
tcable2 Cable propagation delay for control signals ata_dior, ata_diow, ata_iordy, ata_dmack
Cable
tskew4 Maximum difference in cable propagation delay between ata_iordy and ata_data (read)
Cable
tskew5 Maximum difference in cable propagation delay between (ata_dior, ata_diow, ata_dmack)
and ata_cs0, ata_cs1, ata_da2, ata_da1, ata_da0, ata_data(write)
Cable
tskew6 Maximum difference in cable propagation delay without accounting for ground bounce
Cable
相关PDF资料
PDF描述
VI-26V-IY-F1 CONVERTER MOD DC/DC 5.8V 50W
TP3054WM/NOPB IC FILTER ENHANCE INTERFC 16SOIC
MK51DN256ZCMD10 IC ARM CORTEX MCU 256KB 144BGA
VI-26T-IY-F4 CONVERTER MOD DC/DC 6.5V 50W
MC9S12XHZ512CAL IC MCU 16BIT 512 FLASH 112-LQFP
相关代理商/技术参数
参数描述
MCIMX35GVMN4A 制造商:Freescale Semiconductor 功能描述:RINGO MX35 CONSUMER - Trays
MCIMX35LPDK 功能描述:开发板和工具包 - ARM I.MX35 PRODUCT DEVELOPME RoHS:否 制造商:Arduino 产品:Development Boards 工具用于评估:ATSAM3X8EA-AU 核心:ARM Cortex M3 接口类型:DAC, ICSP, JTAG, UART, USB 工作电源电压:3.3 V
MCIMX35LPDK 制造商:Freescale Semiconductor 功能描述:I.MX35 Linux Development Kit
MCIMX35LPDKJ 功能描述:开发板和工具包 - ARM HARDWARE RoHS:否 制造商:Arduino 产品:Development Boards 工具用于评估:ATSAM3X8EA-AU 核心:ARM Cortex M3 接口类型:DAC, ICSP, JTAG, UART, USB 工作电源电压:3.3 V
MCIMX35LPDKJ 制造商:Freescale Semiconductor 功能描述:; LEADED PROCESS COMPATIBLE:YES; PEAK RE