参数资料
型号: MPC93H51FA
厂商: MOTOROLA INC
元件分类: 时钟及定时
英文描述: PLL BASED CLOCK DRIVER, 9 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
封装: 7 X 7 MM, 1.40 MM HEIGHT, 0.80 MM PITCH, LQFP-32
文件页数: 12/15页
文件大小: 368K
代理商: MPC93H51FA
MPC93H51
6
Low Voltage PLL Clock Driver
MOTOROLA
APPLICATIONS INFORMATION
Programming the MPC93H51
The MPC93H51 clock driver outputs can be configured
into several divider modes, in addition the external feed-
back of the device allows for flexibility in establishing var-
ious input to output frequency relationships. The output
divider of the four output groups allows the user to con-
figure the outputs into 1:1, 2:1, 4:1 and 4:2:1 frequency
ratios. The use of even dividers ensure that the output
duty cycle is always 50%. “Output Frequency Relation-
ship for an Example Configuration” illustrates the various
output configurations, the table describes the outputs us-
ing the input clock frequency CLK as a reference.
The output division settings establish the output rela-
tionship, in addition, it must be ensured that the VCO will
be stable given the frequency of the outputs desired. The
feedback frequency should be used to situate the VCO
into a frequency range in which the PLL will be stable.
The design of the PLL supports output frequencies from
25 MHz to 240 MHz while the VCO frequency range is
specified from 200 MHz to 480 MHz and should not be
exceeded for stable operation.
Using the MPC93H51 in zero-delay applications
Nested clock trees are typical applications for the
MPC93H51. For these applications the MPC93H51 of-
fers a differential LVPECL clock input pair as a PLL refer-
ence. This allows for the use of differential LVPECL
primary clock distribution devices such as the Motorola
MC100EP111 or MC10EP222, taking advantage of its
superior low-skew performance. Clock trees using
LVPECL for clock distribution and the MPC93H51 as
LVCMOS PLL fanout buffer with zero insertion delay will
show significantly lower clock skew than clock distribu-
tions developed from CMOS fanout buffers.
Figure 1.
The external feedback option of the MPC93H51 PLL
allows for its use as a zero delay buffer. The PLL aligns
the feedback clock output edge with the clock input refer-
ence edge and virtually eliminates the propagation delay
through the device.
The remaining insertion delay (skew error) of the
MPC93H51 in zero-delay applications is measured be-
tween the reference clock input and any output. This ef-
fective delay consists of the static phase offset (SPO or
t()), I/O jitter (tJIT(), phase or long-term jitter), feedback
path delay and the output-to-output skew (tSK(O) relative
to the feedback output.
Figure 2.
Table 7. Output Frequency Relationshipa for an Example Configuration
a. Output frequency relationship with respect to input reference frequency CLK. QC1 is connected to EXT_FB.
Inputs
Outputs
FSELA
FSELB
FSELC
FSELD
QA
QB
QC
QD
0
2 * CLK
CLK
0
1
2 * CLK
CLK
÷ 2
0
1
0
4 * CLK
2 * CLK
CLK
2* CLK
0
1
4 * CLK
2 * CLK
CLK
0
1
0
2 * CLK
CLK
÷ 2
CLK
0
1
0
1
2 * CLK
CLK
÷ 2
CLK
÷ 2
0
1
0
4 * CLK
CLK
2 * CLK
0
1
4 * CLK
CLK
1
0
CLK
1
0
1
CLK
÷ 2
1
0
1
0
2 * CLK
CLK
2 * CLK
1
0
1
2 * CLK
CLK
1
0
CLK
÷ 2
CLK
1
0
1
CLK
÷ 2
CLK
÷ 2
1
0
2 * CLK
CLK
2 * CLK
1
2 * CLK
CLK
相关PDF资料
PDF描述
MPC93H51FAR2 PLL BASED CLOCK DRIVER, 9 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC93R52ACR2 93R SERIES, PLL BASED CLOCK DRIVER, 11 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC93R52AC 93R SERIES, PLL BASED CLOCK DRIVER, 11 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC940FA MPC900 SERIES, LOW SKEW CLOCK DRIVER, 18 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
MPC940LAC 940 SERIES, LOW SKEW CLOCK DRIVER, 18 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32
相关代理商/技术参数
参数描述
MPC93H52AC 功能描述:时钟发生器及支持产品 FSL 1-11 LVCMOS PLL Clock Generator, hig RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
MPC93H52ACR2 功能描述:IC CLK GEN ZD 1:11 32-LQFP RoHS:是 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:1,000 系列:- 类型:时钟/频率合成器,扇出分配 PLL:- 输入:- 输出:- 电路数:- 比率 - 输入:输出:- 差分 - 输入:输出:- 频率 - 最大:- 除法器/乘法器:- 电源电压:- 工作温度:- 安装类型:表面贴装 封装/外壳:56-VFQFN 裸露焊盘 供应商设备封装:56-VFQFP-EP(8x8) 包装:带卷 (TR) 其它名称:844S012AKI-01LFT
MPC93H52FA 功能描述:IC CLOCK GEN/DVR HI-DRIVE 32LQFP RoHS:否 类别:集成电路 (IC) >> 时钟/计时 - 时钟发生器,PLL,频率合成器 系列:- 标准包装:39 系列:- 类型:* PLL:带旁路 输入:时钟 输出:时钟 电路数:1 比率 - 输入:输出:1:10 差分 - 输入:输出:是/是 频率 - 最大:170MHz 除法器/乘法器:无/无 电源电压:2.375 V ~ 3.465 V 工作温度:0°C ~ 70°C 安装类型:* 封装/外壳:* 供应商设备封装:* 包装:*
MPC93H52FAR2 制造商:Integrated Device Technology Inc 功能描述:ZERO DLY PLL CLOCK GEN SGL 32LQFP - Tape and Reel
MPC93R51 制造商:MOTOROLA 制造商全称:Motorola, Inc 功能描述:LOW VOLTAGE PLL CLOCK DRIVER