参数资料
型号: SC103335VR400B
厂商: FREESCALE SEMICONDUCTOR INC
元件分类: 微控制器/微处理器
英文描述: 32-BIT, 400 MHz, MICROPROCESSOR, PBGA272
封装: 27 X 27 MM, 1.27 MM PITCH, ROHS COMPLIANT, PLASTIC, BGA-272
文件页数: 9/72页
文件大小: 978K
代理商: SC103335VR400B
MPC5200B Data Sheet, Rev. 4
Freescale Semiconductor
17
2) The interrupt latency descriptions in the table above are related to non competitive, non masked but enabled external interrupt
sources. Take care of interrupt prioritization which may increase the latencies.
Because all external interrupt signals are synchronized into the internal processor bus clock domain, each of these signals has
to exceed a minimum pulse width of more than one IP_CLK cycle.
NOTES:
1) The frequency of the IP_CLK depends on the register settings in Clock Distribution Module. See the MPC5200B User’s Manual
(MPC5200BUM) for further information.
2) If the same interrupt occurs a second time while its interrupt service routine has not cleared the former one, the second
interrupt is not recognized at all.
Besides synchronization, prioritization, and mapping the latency of an external interrupt to the start of its associated interrupt
service routine also depends on the following conditions: To get a minimum interrupt service response time, it is recommended
to enable the instruction cache and set up the maximum core clock, XL bus, and IP bus frequencies (depending on board design
and programming). In addition, it is advisable to execute an interrupt handler, which has been implemented in assembly code.
1.3.6
SDRAM
1.3.6.1
Memory Interface Timing-Standard SDRAM Read Command
Table 17. Minimum Pulse Width for External Interrupts to be Recognized
Name
Min Pulse Width
Max Pulse Width
Reference Clock
SpecID
All external interrupts (IRQs, GPIOs)
> 1 clock cycle
IP_CLK
A4.22
Table 18. Standard SDRAM Memory Read Timing
Sym
Description
Min
Max
Units
SpecID
tmem_clk
MEM_CLK period
7.5
ns
A5.1
tvalid
Control Signals, Address and MBA Valid after
rising edge of MEM_CLK
—tmem_clk ×0.5 +0.4
ns
A5.2
thold
Control Signals, Address and MBA Hold after
rising edge of MEM_CLK
tmem_clk ×0.5
ns
A5.3
DMvalid
DQM valid after rising edge of MEM_CLK
tmem_clk ×0.25 + 0.4
ns
A5.4
DMhold
DQM hold after rising edge of MEM_CLK
tmem_clk ×0.25 – 0.7
—ns
A5.5
datasetup
MDQ setup to rising edge of MEM_CLK
0.3
ns
A5.6
datahold
MDQ hold after rising edge of MEM_CLK
0.2
ns
A5.7
相关PDF资料
PDF描述
SAH-XC2265N-40F40L 32-BIT, FLASH, 40 MHz, RISC MICROCONTROLLER, PQFP100
SCN8032HCFA44 8-BIT, 7.5 MHz, MICROCONTROLLER, PQCC44
S80C52UXXX-25 8-BIT, MROM, 25 MHz, MICROCONTROLLER, PQCC44
S80C154U-S:D 8-BIT, 20 MHz, MICROCONTROLLER, PQCC44
S83C154UXXX-42:R 8-BIT, MROM, 42 MHz, MICROCONTROLLER, PQCC44
相关代理商/技术参数
参数描述
SC1034 制造商:未知厂家 制造商全称:未知厂家 功能描述:VOLTAGE REGULATOR
SC1036 制造商:National Semiconductor 功能描述:1036
SC1037 制造商:未知厂家 制造商全称:未知厂家 功能描述:VOLTAGE REGULATOR
SC10371LB2 制造商:Motorola Inc 功能描述:
SC1-03770 制造商:Tamura Corporation of America 功能描述: