参数资料
型号: SL28PCIE50ALIT
厂商: Silicon Laboratories Inc
文件页数: 15/16页
文件大小: 0K
描述: IC CLOCK PCIE GEN2 48QFN
标准包装: 2,500
系列: EProClock®
类型: *
PLL: 带旁路
输入: 时钟,晶体
输出: 时钟
电路数: 1
比率 - 输入:输出: 1:10
差分 - 输入:输出: 无/是
频率 - 最大: 100MHz
除法器/乘法器: 无/是
电源电压: 3.135 V ~ 3.465 V
工作温度: -40°C ~ 85°C
安装类型: *
封装/外壳: *
供应商设备封装: *
包装: *
SL28PCIe50
DOC#: SP-AP-0758 (Rev. AA)
Page 8 of 16
Input Pins Clearification
SRC_EN Clarification
SRC_EN pin is a 3.3V active high input pin. When the
SRC_EN signal is a logic low, all SRC clocks will be disabled
sychronously regardless of the CLKREQ# state. If SRC_EN
pin remains disabled it can be re-enabled through the SMBus
register. The SRC_EN signal will be asserted high whenever
the SRC_EN pin or the SRC_EN bit is a logic high.
CLKREQ# Clarification
The CLKREQ# signals are active low inputs used to cleanly
enable and disabe selected SRC outputs. If CLKREQ# pin
remains disabled it can be re-enabled through the SMBus
register. The CLKREQ# signal will be asserted high whenever
the CLKREQ# pin or the CLKREQ# bit is a logic high.
OE Clarification
The OE signals are active high inputs used to enable and
disabe single-ended outputs. If OE pin remains disabled it can
be re-enabled through the SMBus register. The OE signal will
be asserted high whenever the OE pin or the OE bit is a logic
high. OE pins is required to be driven at all time.
RESET# Clarification
The RESET# signal is 3.3V output signal with an internal
100k-ohm pull-down. The RESET# output is low during power
up. When SRC_EN is low and after all SRC clocks go low,
RESET# will go low. If any of the SRCs is running when
SRC_EN is low, RESET# will not go low. When PD pin is
de-asserted and SRC_EN goes high, RESET# will remain low
for 100ms then goes high. If PD is asserted, RESET# will be
low.
Byte 7: Control Register 7
Bit
@Pup
Type
Name
Description
7
0
R/W
PLL2_SS_EN
Spread Enabled for PLL2
0=Spread Disabled; 1=Spread Enabled
6
0
R/W
CONFIG_SE1_FS2
See Table 6 on page 7 for full configuraiton
5
0
R/W
CONFIG_SE1_FS1
4
0
R/W
CONFIG_SE1_FS0
3
0
R/W
PLL1_PD
Power Down PLL1
0=Enabled PLL1; 1=Disabled PLL1
2
0
R/W
PLL2_PD
Power Down PLL2
0=Enabled PLL2; 1=Disabled PLL2
1
0
R/W
PLL3_PD
Power Down PLL3
0=Enabled PLL3; 1=Disabled PLL3
0
1
R/W
RESET#_SET
RESET# Output setting
0=RESET# output goes low, but will not disabled SRC clocks
1=RESET# goes high after 100ms if device is not in power
down or SRC_EN in not “0”
Table 4. CLKREQ# Table for SRC Clocks
CKPWRGD / PD#
SRC_EN Pin
SRC_EN Bit
CLKREQ# Pin
CLKREQ# Bit
SRC Clocks
11
X
0
X
Enabled
11
X
0
Enabled
1X
1
0
X
Enabled
1X
1
X
0
Enabled
1
0
Disabled if not free running
1
0
1
Disabled if not free running
1
0
1
0
Disabled if not free running
1
X
1
Disabled
0
X
Disabled
相关PDF资料
PDF描述
VE-BTT-MY-F2 CONVERTER MOD DC/DC 6.5V 50W
VI-J52-MZ-F3 CONVERTER MOD DC/DC 15V 25W
VE-BTT-MY-F1 CONVERTER MOD DC/DC 6.5V 50W
VI-J52-MZ-F2 CONVERTER MOD DC/DC 15V 25W
VE-BT0-MY-F4 CONVERTER MOD DC/DC 5V 50W
相关代理商/技术参数
参数描述
SL28PCIe50LC 功能描述:时钟发生器及支持产品 PCIE family w/OE 25MHz Xtal input RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
SL28PCIe50LCT 功能描述:时钟发生器及支持产品 PCIE family w/OE 25MHz Xtal input RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
SL28PCIe50LI 功能描述:时钟发生器及支持产品 PCIE family w/OE 25MHz Xtal input RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
SL28PCIe50LIT 功能描述:时钟发生器及支持产品 PCIE family w/OE 25MHz Xtal input RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56
SL28SRC01BZI 功能描述:时钟发生器及支持产品 PCIE Clk Gen Xin 14M -->1PCIE out Gen3 RoHS:否 制造商:Silicon Labs 类型:Clock Generators 最大输入频率:14.318 MHz 最大输出频率:166 MHz 输出端数量:16 占空比 - 最大:55 % 工作电源电压:3.3 V 工作电源电流:1 mA 最大工作温度:+ 85 C 安装风格:SMD/SMT 封装 / 箱体:QFN-56