参数资料
型号: V58C2128164SBLI6
厂商: PROMOS TECHNOLOGIES INC
元件分类: DRAM
英文描述: 8M X 16 DDR DRAM, 0.7 ns, PDSO66
封装: 0.400 X 0.875 INCH, GREEN, PLASTIC, MS-024FC, TSOP2-66
文件页数: 4/60页
文件大小: 916K
代理商: V58C2128164SBLI6
12
V58C2128(804/404/164)SB Rev. 2.2 March 2007
ProMOS TECHNOLOGIES
V58C2128(804/404/164)SB
Bank Activate Command
The Bank Activate command is issued by holding CAS and WE high with CS and RAS low at the rising
edge of the clock. The DDR SDRAM has four independent banks, so two Bank Select addresses (BA0 and
BA1) are supported. The Bank Activate command must be applied before any Read or Write operation can
be executed. The delay from the Bank Activate command to the first Read or Write command must meet or
exceed the minimum RAS to CAS delay time (tRCD min). Once a bank has been activated, it must be pre-
charged before another Bank Activate command can be applied to the same bank. The minimum time interval
between interleaved Bank Activate commands (Bank A to Bank B and vice versa) is the Bank to Bank delay
time (tRRD min).
Bank Activation Timing
Read Operation
With the DLL enabled, all devices operating at the same frequency within a system are ensured to have
the same timing relationship between DQ and DQS relative to the CK input regardless of device density, pro-
cess variation, or technology generation.
The data strobe signal (DQS) is driven off chip simultaneously with the output data (DQ) during each read
cycle. The same internal clock phase is used to drive both the output data and data strobe signal off chip to
minimize skew between data strobe and output data. This internal clock phase is nominally aligned to the
input differential clock (CK, CK) by the on-chip DLL. Therefore, when the DLL is enabled and the clock fre-
quency is within the specified range for proper DLL operation, the data strobe (DQS), output data (DQ), and
the system clock (CK) are all nominally aligned.
Since the data strobe and output data are tightly coupled in the system, the data strobe signal may be de-
layed and used to latch the output data into the receiving device. The tolerance for skew between DQS and
DQ (t
DQSQ) is tighter than that possible for CK to DQ (tAC) or DQS to CK (tDQSCK).
T0
T1
T2
T3
Tn
Tn+1
Tn+2
Tn+3
Tn+4
Tn+5
(CAS Latency = 2; Burst Length = Any)
tRRD(min)
tRP(min)
tRC
tRCD(min)
Begin Precharge Bank A
CK, CK
BA/Address
Command
Bank/Col
Read/A
Bank/Row
Activate/A
Activate/B
Pre/A
Bank/Row
Activate/A
Bank
Bank/Row
tRAS(min)
相关PDF资料
PDF描述
V827432U24SATG-B1 32M X 72 DDR DRAM MODULE, 0.75 ns, DMA184
V827432U24SATG-D3 32M X 72 DDR DRAM MODULE, 0.55 ns, DMA184
V59C1G01164QAUP5H 64M X 16 DDR DRAM, PBGA92
V59C1G01164QAUF37H 64M X 16 DDR DRAM, PBGA92
V59C1G01164QALJ19AE 64M X 16 DDR DRAM, BGA92
相关代理商/技术参数
参数描述
V58C2128404S 制造商:MOSEL 制造商全称:MOSEL 功能描述:HIGH PERFORMANCE 2.5 VOLT 128 Mbit DDR SDRAM
V58C2128804S 制造商:MOSEL 制造商全称:MOSEL 功能描述:HIGH PERFORMANCE 2.5 VOLT 128 Mbit DDR SDRAM
V58C2256 制造商:MOSEL 制造商全称:MOSEL 功能描述:HIGH PERFORMANCE 2.5 VOLT 256 Mbit DDR SDRAM
V58C2256164S 制造商:MOSEL 制造商全称:MOSEL 功能描述:HIGH PERFORMANCE 2.5 VOLT 256 Mbit DDR SDRAM
V58C2256324SAB30 制造商:Marvell 功能描述:Marvell V58C2256324SAB30